February 1992 Revised June 2001 # 74LVQ241 # Low Voltage Octal Buffer/Line Driver with 3-STATE Outputs # **General Description** The LVQ241 is an octal buffer and line driver designed to be employed as a memory address driver, clock driver and bus oriented transmitter or receiver which provides improved PC board density. #### **Features** - Ideal for low power/low noise 3.3V applications - Implements patented EMI reduction circuitry - Available in SOIC JEDEC, SOIC EIAJ and QSOP packages - Guaranteed simultaneous switching noise level and dynamic threshold performance - Improved latch-up immunity - $\blacksquare$ Guaranteed incident wave switching into 75 $\!\Omega$ - 4 kV minimum ESD immunity # **Ordering Code:** | Order Number | Package Number | Package Description | |--------------|----------------|----------------------------------------------------------------------------| | 74LVQ241SC | M20B | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide | | 74LVQ241SJ | M20D | 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide | | 74LVQ241QSC | MQA20 | 20-Lead Quarter Size Outline Package (QSOP), JEDEC MO-137, 0.150" Wide | Device also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering code. # **Logic Diagram** # **Pin Descriptions** | Pin Names | Description | |-----------------------------------|------------------------------| | ŌE <sub>1</sub> , OE <sub>2</sub> | 3-STATE Output Enable Inputs | | I <sub>0</sub> -I <sub>7</sub> | Inputs | | O <sub>0</sub> -O <sub>7</sub> | Outputs | # **Connection Diagram** #### **Truth Tables** | Inp | outs | Outputs | | | | |-----------------|----------------|-----------------------|--|--|--| | OE <sub>1</sub> | l <sub>n</sub> | (Pins 12, 14, 16, 18) | | | | | L | L | L | | | | | L | Н | Н | | | | | н х | | Z | | | | | Inp | outs | Outputs | | | |-----------------|----------------|-------------------|--|--| | OE <sub>2</sub> | I <sub>n</sub> | (Pins 3, 5, 7, 9) | | | | L | X | Z | | | | Н | Н | Н | | | | Н | L | L | | | H = HIGH Voltage Level X = Immaterial L = LOW Voltage Level Z = High Impedance # **Absolute Maximum Ratings**(Note 1) Supply Voltage ( $V_{CC}$ ) -0.5V to +7.0V DC Input Diode Current (I<sub>IK</sub>) $\begin{array}{c} \text{V}_{\text{I}} = -0.5 \text{V} & -20 \text{ mA} \\ \text{V}_{\text{I}} = \text{V}_{\text{CC}} + 0.5 \text{V} & +20 \text{ mA} \\ \text{DC Input Voltage (V}_{\text{I}}) & -0.5 \text{V to V}_{\text{CC}} + 0.5 \text{V} \end{array}$ DC Output Diode Current (I<sub>OK</sub>) $$\begin{split} \text{V}_{\text{O}} &= -0.5 \text{V} & -20 \text{ mA} \\ \text{V}_{\text{O}} &= \text{V}_{\text{CC}} + 0.5 \text{V} & +20 \text{ mA} \end{split}$$ DC Output Voltage ( $V_O$ ) -0.5V to $V_{CC} + 0.5V$ DC Output Source or Sink Current ( $I_O$ ) $\pm 50 \text{ mA}$ DC V<sub>CC</sub> or Ground Current $(I_{CC} \text{ or } I_{GND})$ $\pm 400 \text{ mA}$ Storage Temperature ( $T_{STG}$ ) $-65^{\circ}C$ to $+150^{\circ}C$ DC Latch-Up Source or Sink Current ±300 mA # Recommended Operating Conditions (Note 2) Minimum Input Edge Rate ΔV/Δt V<sub>IN</sub> 0.8V to 2.0V $V_{CC} @ 3.0V$ 125 mV/ns Note 1: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation $-65^{\circ}C$ to $+150^{\circ}C$ Note 2: Unused inputs must be held HIGH or LOW. They may not float. #### **DC Electrical Characteristics** | Symbol | Parameter | V <sub>CC</sub> T <sub>A</sub> = - | | $+25^{\circ}$ C $T_A = -40^{\circ}$ C to $+85^{\circ}$ C | | Units | Conditions | | |------------------|-------------------------------------------------|------------------------------------|-------|----------------------------------------------------------|----------------|--------|---------------------------------------------------------------------------------------------------------------------------|--| | Symbol | raiametei | (V) | Тур | Gua | ranteed Limits | Offics | Conditions | | | V <sub>IH</sub> | Minimum High Level Input Voltage | 3.0 | 1.5 | 2.0 | 2.0 | V | $V_{OUT} = 0.1V$<br>or $V_{CC} - 0.1V$ | | | V <sub>IL</sub> | Maximum Low Level<br>Input Voltage | 3.0 | 1.5 | 0.8 | 0.8 | V | $V_{OUT} = 0.1V$<br>or $V_{CC} - 0.1V$ | | | V <sub>OH</sub> | Minimum High Level | 3.0 | 2.99 | 2.9 | 2.9 | V | I <sub>OUT</sub> = -50 μA | | | | Output Voltage | 3.0 | | 2.58 | 2.48 | V | $V_{IN} = V_{IL} \text{ or } V_{IH} \text{ (Note 3)}$<br>$I_{OH} = -12 \text{ mA}$ | | | V <sub>OL</sub> | Maximum Low Level | 3.0 | 0.002 | 0.1 | 0.1 | V | I <sub>OUT</sub> = 50 μA | | | | Output Voltage | 3.0 | | 0.36 | 0.44 | V | $V_{IN} = V_{IL} \text{ or } V_{IH} \text{ (Note 3)}$<br>$I_{OL} = 12 \text{ mA}$ | | | I <sub>IN</sub> | Maximum Input<br>Leakage Current | 3.6 | | ±0.1 | ±1.0 | μА | $V_I = V_{CC},$<br>GND | | | I <sub>OLD</sub> | Minimum Dynamic | 3.6 | | | 36 | mA | V <sub>OLD</sub> = 0.8V Max (Note 5) | | | I <sub>OHD</sub> | Output Current (Note 4) | 3.6 | | | -25 | mA | V <sub>OHD</sub> = 2.0V Min (Note 5) | | | I <sub>CC</sub> | Maximum Quiescent Supply Current | 3.6 | | 4.0 | 40.0 | μА | $V_{IN} = V_{CC}$ or GND | | | l <sub>OZ</sub> | Maximum 3-STATE<br>Leakage Current | 3.6 | | ±0.25 | ±2.5 | μА | $\begin{aligned} &V_{I}\left(OE\right) = V_{IL}, V_{IH} \\ &V_{I} = V_{CC}, GND \\ &V_{O} = V_{CC}, GND \end{aligned}$ | | | V <sub>OLP</sub> | Quiet Output<br>Maximum Dynamic V <sub>OL</sub> | 3.3 | 0.4 | 0.8 | | V | (Note 6)(Note 7) | | | V <sub>OLV</sub> | Quiet Output<br>Minimum Dynamic V <sub>OL</sub> | 3.3 | -0.4 | -0.8 | | V | (Note 6)(Note 7) | | | V <sub>IHD</sub> | Maximum High Level Dynamic Input Voltage | 3.3 | 1.6 | 2.0 | | V | (Note 6)(Note 8) | | | V <sub>ILD</sub> | Maximum Low Level Dynamic Input Voltage | 3.3 | 1.6 | 0.8 | | V | (Note 6)(Note 8) | | Note 3: All outputs loaded; thresholds on input associated with output under test. Note 4: Maximum test duration 2.0 ms, one output loaded at a time. Note 5: Incident wave switching on transmission lines with impedances as low as 75Ω for commercial temperature range is guaranteed for 74LVQ. Note 6: Worst case package. $\textbf{Note 7:} \ \text{Max number of outputs defined as (n). Data Inputs are driven 0V to 3.3V. One output @ GND.}$ Note 8: Max number of Data Inputs (n) switching. n-1 Inputs switching 0V to 3.3V. Input-under-test switching: 3.3V to threshold $(V_{ILD})$ , 0V to threshold $(V_{IHD})$ , f = 1 MHz. # **AC Electrical Characteristics** | | | | | $T_A = +25^{\circ}C$ | | $T_A = -40^\circ$ | C to +85°C | | |------------------|------------------------------|-----------------|------------------------|----------------------|------|-----------------------|------------|-------| | Symbol | Parameter | V <sub>CC</sub> | C <sub>L</sub> = 50 pF | | | $C_L = 50 \text{ pF}$ | | Units | | | | (V) | Min | Тур | Max | Min | Max | | | t <sub>PHL</sub> | Propagation Delay | 2.7 | 2.0 | 7.8 | 12.7 | 2.0 | 14.0 | ns | | t <sub>PLH</sub> | Data to Output | $3.3 \pm 0.3$ | 2.0 | 6.5 | 9.0 | 2.0 | 9.5 | 115 | | t <sub>PZL</sub> | Output Enable Time | 2.7 | 2.5 | 9.6 | 18.3 | 2.5 | 19.0 | ns | | $t_{PZH}$ | | $3.3 \pm 0.3$ | 2.5 | 8.0 | 13.0 | 2.5 | 13.5 | 115 | | t <sub>PHZ</sub> | Output Disable Time | 2.7 | 1.0 | 10.2 | 20.4 | 1.0 | 21.0 | no | | $t_{PLZ}$ | | $3.3 \pm 0.3$ | 1.0 | 8.5 | 14.5 | 1.0 | 15.0 | ns | | toshl | Output to Output | 2.7 | | 1.0 | 1.5 | | 1.5 | no | | toslh | Skew Data to Output (Note 9) | $3.3 \pm 0.3$ | | 1.0 | 1.5 | | 1.5 | ns | Note 9: Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH-to-LOW (t<sub>OSHL</sub>) or LOW-to-HIGH (t<sub>OSLH</sub>). Parameter guaranteed by design. # Capacitance | Symbol | Parameter | Тур | Units | Conditions | |---------------------------|-------------------------------|-----|-------|------------------------| | C <sub>IN</sub> | Input Capacitance | 4.5 | pF | V <sub>CC</sub> = Open | | C <sub>PD</sub> (Note 10) | Power Dissipation Capacitance | 70 | pF | $V_{CC} = 3.3V$ | Note 10: C<sub>PD</sub> is measured at 10 MHz. 20-Lead Quarter Size Outline Package (QSOP), JEDEC MO-137, 0.150" Wide Package Number MQA20 Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com