

Integrated Circuit Systems, Inc.

### ICS8733-01 700MHz Forward Error Correction Differential-to-3.3V LVPECL Clock Generator

### GENERAL DESCRIPTION



**BLOCK DIAGRAM** 

The ICS8733-01 is a dual output, Differentialto-3.3V LVPECL Clock Generator and a member of the HiPerClockS<sup>™</sup> family of High Performance Clock Solutions from ICS. The ICS8733-01 is designed to be used for applica-

tions utilizing Forward Error Correction (FEC) designs. The ICS8733-01 generates a 14/15 or a 15/14 output clock based upon the input reference clock in order to incorporate the FEC capability required by the application.

Clock generation is performed by a fully integrated and low-jitter phase-locked loop. The ICS8733-01 accepts any differential signal as its input with an input reference frequency range of 36.27MHz to 750MHz. There are two LVPECL outputs which can generate output frequencies of 38.88MHz to 700MHz.

### **F**EATURES

- Clock synthesis of 14/15 or 15/14 of the input reference clock to be utilized in Forward Error Correction (FEC) applications
- Fully integrated PLL
- 2 differential 3.3V LVPECL outputs
- 1 differential clock input pair
- CLK, nCLK pair can accept the following differential input levels: LVPECL, LVHSTL, LVDS, SSTL, HCSL
- Output frequency range: 38.88MHz 700MHz
- Input frequency range: 36.27MHz 750MHz
- VCO range: 200MHz to 700MHz
- PLL bypass and test modes that support in-circuit testing and on-chip functional block characterization
- Cycle-to-cycle jitter: 20ps (typical)
- Period jitter: TBD
- Output skew: 10ps (maximum)
- 3.3V supply voltage
- 0°C to 70°C ambient operating temperature

### **PIN ASSIGNMENT**



The Preliminary Information presented herein represents a product in prototyping or pre-production. The noted characteristics are based on initial product characterization. Integrated Circuit Systems, Incorporated (ICS) reserves the right to change any circuitry or specifications without notice.



### ICS8733-01 700MHz Forward Error Correction Differential-to-3.3V LVPECL CLOCK Generator

#### FUNCTIONAL DESCRIPTION

The ICS8733-01 features a fully integrated PLL and therefore requires no external component for setting the loop bandwidth.

The ICS8733-01 will generate an output having a frequency as follows:

#### fREF\_CLK x M N

The M and N bits are controlled by the FEC\_NSEL and FEC\_MSEL control pins as shown in Table 3A and Table 3B.

As a result, FOUT0 can be configured to have an output frequency equal to 14/15, 15/14, 14/14, or 15/15 of the reference input frequency.

The second output clock (FOUT1) is configured to produce a frequency equal to FOUT0, FOUT/2, FOUT0/4, or FOUT0x4, dependent upon the DIV\_SEL0 and DIV\_SEL1 bits as shown in *Table 3C* and *3D*.

The reference input frequency range is dependent upon not only the M and N bits, but also upon the FOUT1 output configuration which is determined by the DIV\_SEL0 and DIV\_SEL1 bits. *Table 3C* shows the possible FOUT0 and FOUT1 output configurations as well as the reference input frequency range for each of these configurations.

The ICS8733-01 also supports in-circuit testing and on-chip functional block characterization via two test inputs and one test output. With the ICS8733-01 in PLL bypass mode (PLL\_SEL = 0), the reference input bypasses the PLL and in-circuit testing of the N, M, and output dividers can take place. *Table 3D* shows the output configurations for the different combinations of the DIV\_SEL1 and DIV\_SEL0 pins.



Integrated Circuit Systems, Inc.

### ICS8733-01 700MHz Forward Error Correction Differential-to-3.3V LVPECL Clock Generator

#### TABLE 1. PIN DESCRIPTIONS

| Number                          | Name                  | Ту     | /pe      | Description                                                                                            |
|---------------------------------|-----------------------|--------|----------|--------------------------------------------------------------------------------------------------------|
| 1, 18,<br>25, 26,<br>30, 31, 32 | nc                    | Unused |          | No connect.                                                                                            |
| 2                               | FEC_NSEL              | Input  | Pulldown | Selects the N divide value. LVCMOS / LVTTL interface levels.                                           |
| 3                               | FEC_MSEL              | Input  | Pulldown | Selects the M divide value. LVCMOS / LVTTL interface levels.                                           |
| 4, 5, 8, 16                     | V <sub>EE</sub>       | Power  |          | Negative supply pins. Connect to ground.                                                               |
| 6                               | TEST_SEL              | Input  | Pulldown | Configures the TEST output pin to one of two different test modes.<br>LVCMOS / LVTTL interface levels. |
| 7                               | TEST_EN               | Input  | Pulldown | Enables the TEST output pin. LVCMOS / LVTTL interface levels.                                          |
| 9                               | TEST                  | Output |          | Output test pin. Programmed using TEST_SEL pin as shown in Table 3D.                                   |
| 10, 28, 29                      | V <sub>cc</sub>       | Power  |          | Positive supply pins. Connect to 3.3V.                                                                 |
| 11, 12                          | FOUT1,<br>nFOUT1      | Output |          | Differential output for the generator. 3.3V LVPECL interface levels.                                   |
| 13                              | V <sub>cco</sub>      | Power  |          | Output supply pin. Connect to 3.3V.                                                                    |
| 14, 15                          | FOUT0,<br>nFOUT0      | Output |          | Differential ouput for the generator. 3.3V LVPECL interface levels.                                    |
| 17                              | MR                    | Input  | Pulldown | Resets the M, N, and output divider. Forces FOUT0 and FOUT1 low.<br>LVCMOS / LVTTL interface levels.   |
| 19, 20                          | DIV_SEL1,<br>DIV_SEL0 | Input  | Pulldown | Determines the output divide value for FOUT1.<br>LVCMOS / LVTTL interface levels.                      |
| 21, 22                          | V <sub>CCA</sub>      | Power  |          | Analog supply pins. Connect to 3.3V.                                                                   |
| 23                              | nCLK                  | Input  | Pullup   | Inverting differential clock input.                                                                    |
| 24                              | CLK                   | Input  | Pulldown | Non-inverting differential clock input.                                                                |
| 27                              | PLL_SEL               | Input  | Pullup   | Determines whether generator is in PLL or bypass mode.<br>LVCMOS / LVTTL interface levels.             |

NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.

#### TABLE 2. PIN CHARACTERISTICS

| Symbol                | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------------|-------------------------|-----------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance       |                 |         |         | 4       | pF    |
| R <sub>PULLUP</sub>   | Input Pullup Resistor   |                 |         | 51      |         | KΩ    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor |                 |         | 51      |         | KΩ    |



### ICS8733-01 700MHz Forward Error Correction DIFFERENTIAL-TO-3.3V LVPECL CLOCK GENERATOR

#### TABLE 3A. FEC\_NSEL TRUTH TABLE

#### TABLE 3B. FEC-MSEL TRUTH TABLE

| FEC_NSEL | Ν  | FEC_MSEL | М  |
|----------|----|----------|----|
| 0        | 14 | 0        | 15 |
| 1        | 15 | 1        | 14 |

#### TABLE 3C. OUTPUT CONFIGURATION AND INPUT FREQUENCY RANGE TABLE

|          | Reference Input Frequency Range (MHz) |          |          |                                        |                                        |                           |                           |                           |                           |
|----------|---------------------------------------|----------|----------|----------------------------------------|----------------------------------------|---------------------------|---------------------------|---------------------------|---------------------------|
| DIV_SEL1 | DIV_SEL0                              | FEC_NSEL | FEC_MSEL | Minimum<br>Input<br>Frequency<br>(MHz) | Maximum<br>Input<br>Frequency<br>(MHz) | Minimum<br>FOUT0<br>(MHz) | Maximum<br>FOUT0<br>(MHz) | Minimum<br>FOUT1<br>(MHz) | Maximum<br>FOUT1<br>(MHz) |
| 0        | 0                                     | 0        | 0        | 36.27                                  | 81.67                                  | 38.86                     | 87.50                     | 155.44                    | 350                       |
| 0        | 0                                     | 0        | 1        | 36.27                                  | 87.5                                   | 36.27                     | 87.50                     | 145.08                    | 350                       |
| 0        | 0                                     | 1        | 0        | 38.88                                  | 87.5                                   | 38.88                     | 87.50                     | 155.52                    | 350                       |
| 0        | 0                                     | 1        | 1        | 38.88                                  | 93.75                                  | 36.29                     | 87.50                     | 145.15                    | 350                       |
| 0        | 1                                     | 0        | 0        | 93.3                                   | 326.67                                 | 100                       | 350                       | 100                       | 350                       |
| 0        | 1                                     | 0        | 1        | 100                                    | 350                                    | 100                       | 350                       | 100                       | 350                       |
| 0        | 1                                     | 1        | 0        | 100                                    | 350                                    | 100                       | 350                       | 100                       | 350                       |
| 0        | 1                                     | 1        | 1        | 107                                    | 375                                    | 100                       | 350                       | 100                       | 350                       |
| 1        | 0                                     | 0        | 0        | 186.7                                  | 653.33                                 | 200                       | 700                       | 100                       | 350                       |
| 1        | 0                                     | 0        | 1        | 200                                    | 700                                    | 200                       | 700                       | 100                       | 350                       |
| 1        | 0                                     | 1        | 0        | 200                                    | 700                                    | 200                       | 700                       | 100                       | 350                       |
| 1        | 0                                     | 1        | 1        | 214.3                                  | 750                                    | 200                       | 700                       | 100                       | 350                       |
| 1        | 1                                     | 0        | 0        | 186.7                                  | 653.33                                 | 200                       | 700                       | 50                        | 175                       |
| 1        | 1                                     | 0        | 1        | 200                                    | 700                                    | 200                       | 700                       | 50                        | 175                       |
| 1        | 1                                     | 1        | 0        | 200                                    | 700                                    | 200                       | 700                       | 50                        | 175                       |
| 1        | 1                                     | 1        | 1        | 214.3                                  | 750                                    | 200                       | 700                       | 50                        | 175                       |

| TABLE 3D. OUTPUT CONFIGURAT | TION TABLE AND T | EST MODE OPERATION |
|-----------------------------|------------------|--------------------|
|-----------------------------|------------------|--------------------|

|          |          | PLL_SEL = 1 |           | PLL_SEL = 0 and TEST_EN = 1 |                      |                      |          |  |
|----------|----------|-------------|-----------|-----------------------------|----------------------|----------------------|----------|--|
| DIV_SEL1 | DIV_SEL0 | FOUT0       |           |                             | TEST<br>TEST_SEL = 0 | TEST<br>TEST_SEL = 1 |          |  |
| 0        | 0        | fREFxM/N    | fREFx4M/N | fREF/4N                     | fREF/N               | 2fREF/N              | fREF/2MN |  |
| 0        | 1        | fREFxM/N    | fREFxM/N  | fREF/N                      | fREF/N               | 2fREF/N              | 2fREF/MN |  |
| 1        | 0        | fREFxM/N    | fREFx2M/N | fREF/N                      | fREF/2N              | fREF/N               | fREF/MN  |  |
| 1        | 1        | fREFxM/N    | fREFx4M/N | fREF/N                      | fREF/4N              | fREF/N               | fREF/MN  |  |

NOTE: In bypass mode, FOUT0 and FOUT1 will not always result in a 50% duty cycle. Test output will never be 50% duty cycle.



Integrated Circuit Systems, Inc.

### ICS8733-01 700MHz Forward Error Correction Differential-to-3.3V LVPECL CLOCK Generator

#### Absolute Maximum Ratings

| Supply Voltage, V <sub>CCx</sub>         | 4.6V                      |
|------------------------------------------|---------------------------|
| Inputs, V <sub>cc</sub>                  | -0.5V to $V_{cc}$ + 0.5 V |
| Outputs, V <sub>cco</sub>                | -0.5V to $V_{cco}$ + 0.5V |
| Package Thermal Impedance, $\theta_{JA}$ | 47.9°C/W (0 lfpm)         |
| Storage Temperature, T <sub>STG</sub>    | -65°C to 150°C            |

Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

| Symbol           | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------|-------------------------|-----------------|---------|---------|---------|-------|
| V <sub>cc</sub>  | Positive Supply Voltage |                 | 3.135   | 3.3     | 3.465   | V     |
| V <sub>CCA</sub> | Analog Supply Voltage   |                 | 3.135   | 3.3     | 3.465   | V     |
| V <sub>cco</sub> | Output Supply Voltage   |                 | 3.135   | 3.3     | 3.465   | V     |
| I                | Power Supply Current    |                 |         | TBD     |         | mA    |
| I <sub>CCA</sub> | Analog Supply Current   |                 |         | TBD     |         | mA    |

#### Table 4A. Power Supply DC Characteristics, $V_{cc} = V_{cca} = V_{cco} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C

| TABLE 4B. LVCMOS/LVTTL DC CHARACTERISTICS | , $V_{CC} = V_{CCA} = V_{CCO} = 3.3V \pm 5\%$ , TA = 0°C TO 70°C |
|-------------------------------------------|------------------------------------------------------------------|
|-------------------------------------------|------------------------------------------------------------------|

| Symbol          | Parameter              |                                                                    | Test Conditions                                | Minimum | Typical | Maximum               | Units |
|-----------------|------------------------|--------------------------------------------------------------------|------------------------------------------------|---------|---------|-----------------------|-------|
| V <sub>IH</sub> | Input<br>High Voltage  | FEC_NSEL, FEC_MSEL,<br>TEST_SEL, TEST_EN,<br>DIV_SELx, PLL_SEL, MR |                                                | 2       |         | V <sub>cc</sub> + 0.3 | V     |
| V <sub>IL</sub> | Input<br>Low Voltage   | FEC_NSEL, FEC_MSEL,<br>TEST_SEL, TEST_EN,<br>DIV_SELx, PLL_SEL, MR |                                                | -0.3    |         | 0.8                   | V     |
| I <sub>IH</sub> | Input<br>High Current  | FEC_NSEL, FEC_MSEL,<br>TEST_SEL, TEST_EN,<br>DIV_SELx, MR          | $V_{cc} = V_{IN} = 3.465V$                     |         |         | 150                   | μA    |
|                 |                        | PLL_SEL                                                            | $V_{\rm CC} = V_{\rm IN} = 3.465 V$            |         |         | 5                     | μA    |
| I <sub>IL</sub> | Input<br>Low Current   | FEC_NSEL, FEC_MSEL,<br>TEST_SEL, TEST_EN,<br>DIV_SELx, MR          | V <sub>cc</sub> = 3.465V, V <sub>IN</sub> = 0V | -5      |         |                       | μA    |
|                 |                        | PLL_SEL                                                            | $V_{\rm CC} = 3.465 V, V_{\rm IN} = 0 V$       | -150    |         |                       | μA    |
| V <sub>OH</sub> | Output<br>High Voltage | TEST; NOTE 1                                                       |                                                | 2.6     |         |                       | V     |
| V <sub>OL</sub> | Output<br>Low Voltage  | TEST; NOTE 1                                                       |                                                |         |         | 0.5                   | V     |

NOTE 1: Outputs terminated with 50 $\Omega$  to V<sub>cco</sub>/2. See page 7, Figure 1, 3.3V Output Load Test Circuit.



# ICS8733-01 700MHz Forward Error Correction

DIFFERENTIAL-TO-3.3V LVPECL CLOCK GENERATOR

| TABLE 4C. DIFFERENTIAL DC CHARACTERISTICS | , $V_{cc} = V_c$ | $_{\rm CCA} = V_{\rm CCO} = 3.3V \pm 5\%,$ | $T_A = 0^{\circ}C$ to $70^{\circ}C$ |
|-------------------------------------------|------------------|--------------------------------------------|-------------------------------------|
|-------------------------------------------|------------------|--------------------------------------------|-------------------------------------|

| Symbol           | Parameter                            |      | Test Conditions                                | Minimum               | Typical | Maximum                | Units |
|------------------|--------------------------------------|------|------------------------------------------------|-----------------------|---------|------------------------|-------|
|                  | Input High Current                   | CLK  | $V_{cc} = V_{IN} = 3.465V$                     |                       |         | 150                    | μA    |
| 'н               |                                      | nCLK | $V_{cc} = V_{IN} = 3.465V$                     |                       |         | 5                      | μA    |
|                  | IIL Input Low Current                | CLK  | V <sub>cc</sub> = 3.465V, V <sub>IN</sub> = 0V | -5                    |         |                        | μA    |
| 'IL              |                                      | nCLK | V <sub>cc</sub> = 3.465V, V <sub>IN</sub> = 0V | -150                  |         |                        | μA    |
| V <sub>PP</sub>  | Peak-to-Peak Input Voltage           |      |                                                | 0.15                  |         | 1.3                    | V     |
| V <sub>CMR</sub> | Common Mode Input Voltage; NOTE 1, 2 |      |                                                | V <sub>EE</sub> + 0.5 |         | V <sub>cc</sub> + 0.85 | V     |

NOTE 1: Common mode voltage is defined as  $V_{IH}$ .

NOTE 2: For single ended applications, the maximum input voltage for CLK, nCLK is  $V_{cc}$  + 0.3V.

#### Table 4D. LVPECL DC Characteristics, $V_{cc} = V_{cca} = V_{cco} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C

| Symbol             | Parameter                         | Test Conditions | Minimum                | Typical | Maximum                | Units |
|--------------------|-----------------------------------|-----------------|------------------------|---------|------------------------|-------|
| V <sub>OH</sub>    | Output High Voltage; NOTE 1       |                 | V <sub>cco</sub> - 1.4 |         | V <sub>cco</sub> - 1.0 | V     |
| V <sub>ol</sub>    | Output Low Voltage; NOTE 1        |                 | V <sub>cco</sub> - 2.0 |         | V <sub>cco</sub> -1.7  | V     |
| V <sub>SWING</sub> | Peak-to-Peak Output Voltage Swing |                 | 0.6                    |         | 0.85                   | V     |

NOTE 1: Outputs terminated with 50  $\Omega$  to  $~V_{cco}$  - 2V.

| TABLE 5. INPUT FREQUENCY CHARACTERISTICS, | $V_{cc} = V_{cca} = V_{cco} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C |
|-------------------------------------------|----------------------------------------------------------------|
|-------------------------------------------|----------------------------------------------------------------|

| Symbol          | Parameter       | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------|-----------------|-----------------|---------|---------|---------|-------|
| f <sub>IN</sub> | Input Frequency |                 | 36.27   |         | 750     | MHz   |

#### TABLE 6. AC CHARACTERISTICS, $V_{CC} = V_{CCA} = V_{CCO} = 3.3V \pm 5\%$ , TA = 0°C to 70°C

| Symbol            | Parameter                             | Test Conditions    | Minimum | Typical | Maximum | Units |
|-------------------|---------------------------------------|--------------------|---------|---------|---------|-------|
| F <sub>OUT</sub>  | Output Frequency                      |                    | 38.88   |         | 700     | MHz   |
| <i>t</i> jit(cc)  | Cycle-to-Cycle Jitter, RMS; NOTE 1, 3 |                    |         | 20      |         | ps    |
| <i>t</i> jit(per) | Period Jitter, RMS; NOTE 1, 3         |                    |         |         | TBD     | ps    |
| <i>t</i> sk(o)    | Output Skew; NOTE 2, 3                |                    |         |         | 10      | ps    |
| t <sub>R</sub>    | Output Rise Time                      | 20% to 80% @ 50MHz | 300     |         | 700     | ps    |
| odc               | Output Duty Cycle                     |                    |         | 50      |         | %     |
| t <sub>LOCK</sub> | PLL Lock Time                         |                    |         |         | 10      | ms    |

All parameters measured at 500MHz unless noted otherwise.

NOTE 1: The cycle-to-cycle jitter on the input will equal the jitter on the output. The part does not add jitter.

NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions.

Measured at the output differential cross points.

NOTE 3: This parameter is defined in accordance with JEDEC Standard 65.



ICS8733-01 700MHz Forward Error Correction DIFFERENTIAL-TO-3.3V LVPECL CLOCK GENERATOR

## **PARAMETER MEASUREMENT INFORMATION**









Integrated Circuit Systems, Inc.

700MHz Forward Error Correction DIFFERENTIAL-TO-3.3V LVPECL CLOCK GENERATOR











700MHz Forward Error Correction DIFFERENTIAL-TO-3.3V LVPECL CLOCK GENERATOR









ICS8733-01 700MHz Forward Error Correction Differential-to-3.3V LVPECL Clock Generator

# **APPLICATION** INFORMATION

#### WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LEVELS

*Figure 8* shows how the differential input can be wired to accept single ended levels. The reference voltage V\_REF =  $V_{cc}/2$  is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio of R1 and R2 might need to be adjusted to position the V\_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and  $V_{cc}$  = 3.3V, V\_REF should be 1.25V and R2/R1 = 0.609.





### ICS8733-01 700MHz Forward Error Correction Differential-to-3.3V LVPECL CLOCK Generator

#### Power Supply Filtering Techniques

As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. The ICS8733-01 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL.  $V_{cc}$ ,  $V_{ccA}$ , and  $V_{ccO}$  should be individually connected to the power supply plane through vias, and bypass capacitors should be used for each pin. To achieve optimum jitter performance, power supply isolation is required. *Figure 9* illustrates how a 10 $\Omega$  resistor along with a 10 $\mu$ F and a .01 $\mu$ F bypass capacitor should be connected to each V<sub>CCA</sub> pin.



FIGURE 9 - POWER SUPPLY FILTERING

#### TERMINATION FOR LVPECL OUTPUTS

The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines.

FOUT and nFOUT are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive  $50\Omega$  transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. There are a few simple termination schemes. *Figures 10A and 10B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations.



FIGURE 10A - LVPECL OUTPUT TERMINATION



FIGURE 10B - LVPECL OUTPUT TERMINATION



### ICS8733-01 700MHz Forward Error Correction Differential-to-3.3V LVPECL CLOCK Generator

#### LAYOUT GUIDELINE

The schematic of the ICS8733-01 layout example used in this layout guideline is shown in *Figure 11A*. The ICS8733-01 recommended PCB board layout for this example is shown in *Figure 11B*. This layout example is used as a general guideline. The layout in the actual system will depend on the selected component types, the density of the components, the density of the traces, and the stacking of the P.C. board.



FIGURE 11A - SCHEMATIC OF RECOMMENDED LAYOUT



ICS8733-01 700MHz Forward Error Correction Differential-to-3.3V LVPECL CLOCK Generator

The following component footprints are used in this layout example:

All the resistors and capacitors are size 0603.

#### Power and Grounding

Place the decoupling capacitors C1, C2, C3, and C15, as close as possible to the power pins. If space allows, placement of the decoupling capacitor on the component side is preferred. This can reduce unwanted inductance between the decoupling capacitor and the power pin caused by the via.

Maximize the power and ground pad sizes and number of vias capacitors. This can reduce the inductance between the power and ground planes and the component power and ground pins.

The RC filter consisting of R7, C16, C11, and C12 should be placed as close to the  $\rm V_{\rm ccA}$  pin as possible.

#### **CLOCK TRACES AND TERMINATION**

Poor signal integrity can degrade the system performance or cause system failure. In synchronous high-speed digital systems, the clock signal is less tolerant to poor signal integrity than other signals. Any ringing on the rising or falling edge or excessive ring back can cause system failure. The shape of the trace and the trace delay might be restricted by the available space on the board and the component location. While routing the traces, the clock signal traces should be routed first and should be locked prior to routing other signal traces.

- The differential  $50\Omega$  output traces should have same length.
- Avoid sharp angles on the clock trace. Sharp angle turns cause the characteristic impedance to change on the transmission lines.
- Keep the clock traces on the same layer. Whenever possible, avoid placing vias on the clock traces. Placement of vias on the traces can affect the trace characteristic impedance and hence degrade signal integrity.
- To prevent cross talk, avoid routing other signal traces in parallel with the clock traces. If running parallel traces is unavoidable, allow a spearation of at least three trace widths between the differential clock trace and the other signal trace.
- Make sure no other signal traces are routed between the clock trace pair.
- The matching termination resistors should be located as close to the receiver input pins as possible.



FIGURE 11B - PCB BOARD LAYOUT FOR ICS8733-01 www.icst.com/products/hipercocks.html



ICS8733-01 700MHz Forward Error Correction Differential-to-3.3V LVPECL CLOCK Generator

# **Power Considerations**

This section provides information on power dissipation and junction temperature for the ICS8733-01. Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the ICS8733-01 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for  $V_{cc} = 3.3V + 5\% = 3.465V$ , which gives worst case results. **NOTE:** Please refer to Section 3 for details on calculating power dissipated in the load.

- Power (core)<sub>MAX</sub> = V<sub>CC MAX</sub> \* I<sub>EE MAX</sub> = 3.465V \* 110mA = 381.2mW
- Power (outputs)<sub>MAX</sub> = 30.2mW/Loaded Output pair
  If all outputs are loaded, the total power is 2 \* 30.2mW = 60.4mW

Total Power <sub>MAX</sub> (3.465V, with all outputs switching) = 381.2mW + 60.4mW = 441.6mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS<sup>™</sup> devices is 125°C.

The equation for Tj is as follows:  $Tj = \theta_{JA} * Pd_{total} + T_{A}$ 

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

 $T_A =$  Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming a moderate air flow of 200 linear feet per minute and a multi-layer board, the appropriate value is 42.1°C/W per Table 7 below.

Therefore, Tj for an ambient temperature of  $70^{\circ}$ C with all outputs switching is:  $70^{\circ}$ C + 0.441W \* 42.1°C/W = 88.6°C. This is well below the limit of 125°C

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer).

#### TABLE 7. THERMAL RESISTANCE $\odot_{JA}$ FOR 32-PIN LQFP, FORCED CONVECTION

| $\theta_{JA}$ by Velocity (Linear Feet per Minute) |          |          |          |  |
|----------------------------------------------------|----------|----------|----------|--|
|                                                    | 0        | 200      | 500      |  |
| Single-Layer PCB, JEDEC Standard Test Boards       | 67.8°C/W | 55.9°C/W | 50.1°C/W |  |
| Multi-Layer PCB, JEDEC Standard Test Boards        | 47.9°C/W | 42.1°C/W | 39.4°C/W |  |



### ICS8733-01 700MHz Forward Error Correction DIFFERENTIAL-TO-3.3V LVPECL CLOCK GENERATOR

3. Calculations and Equations.

The purpose of this section is to derive the power dissipated into the load.

LVPECL output driver circuit and termination are shown in Figure 12.



To calculate worst case power dissipation into the load, use the following equations which assume a 50 $\Omega$  load, and a termination voltage of V  $_{_{CCO}}$  - 2V.

- For logic high,  $V_{OUT} = V_{OH\_MAX} = V_{CCO\_MAX} 1.0V$  $(V_{CCO\_MAX} - V_{OH\_MAX}) = 1.0V$
- For logic low,  $V_{OUT} = V_{OL\_MAX} = V_{CCO\_MAX} 1.7V$  $(V_{CCO\_MAX} - V_{OL\_MAX}) = 1.7V$

Pd\_H is power dissipation when the output drives high. Pd\_L is the power dissipation when the output drives low.

$$Pd_{-}H = [(V_{OH_{-}MAX} - (V_{CCO_{-}MAX} - 2V))/R_{-}] * (V_{CCO_{-}MAX} - V_{OH_{-}MAX}) = [(2V - (V_{CCO_{-}MAX} - V_{OH_{-}MAX}))/R_{-}] * (V_{CCO_{-}MAX} - V_{OH_{-}MAX}) = [(2V - 1V)/50\Omega] * 1V = 20.0mW$$

$$Pd_{L} = [(V_{OL_{MAX}} - (V_{CCO_{MAX}} - 2V))/R_{L}] * (V_{CCO_{MAX}} - V_{OL_{MAX}}) = [(2V - (V_{CCO_{MAX}} - V_{OL_{MAX}}))/R_{L}] * (V_{CCO_{MAX}} - V_{OL_{MAX}}) = [(2V - 1V)/50\Omega] * 1.7V = 10.2mW$$

Total Power Dissipation per output pair = Pd\_H + Pd\_L = **30.2mW** 



ICS8733-01 700MHz Forward Error Correction DIFFERENTIAL-TO-3.3V LVPECL CLOCK GENERATOR

# **R**ELIABILITY INFORMATION

#### TABLE 8. $\theta_{_{JA}} \text{vs.}$ Air Flow Table

|                                              | 0        | 200      | 500      |
|----------------------------------------------|----------|----------|----------|
| Single-Layer PCB, JEDEC Standard Test Boards | 67.8°C/W | 55.9°C/W | 50.1°C/W |
| Multi-Layer PCB, JEDEC Standard Test Boards  | 47.9°C/W | 42.1°C/W | 39.4°C/W |

TRANSISTOR COUNT

The transistor count for ICS733-01 is: 3210



# ICS8733-01

700MHz Forward Error Correction DIFFERENTIAL-TO-3.3V LVPECL CLOCK GENERATOR



TABLE 9. PACKAGE DIMENSIONS

| JEDEC VARIATION<br>ALL DIMENSIONS IN MILLIMETERS |            |            |         |  |  |  |
|--------------------------------------------------|------------|------------|---------|--|--|--|
|                                                  | BBA        |            |         |  |  |  |
| SYMBOL                                           | MINIMUM    | NOMINAL    | MAXIMUM |  |  |  |
| N                                                |            | 32         |         |  |  |  |
| Α                                                |            |            | 1.60    |  |  |  |
| A1                                               | 0.05       |            | 0.15    |  |  |  |
| A2                                               | 1.35       | 1.40       | 1.45    |  |  |  |
| b                                                | 0.30       | 0.37       | 0.45    |  |  |  |
| с                                                | 0.09       |            | 0.20    |  |  |  |
| D                                                | 9.00 BASIC |            |         |  |  |  |
| D1                                               | 7.00 BASIC |            |         |  |  |  |
| D2                                               | 5.60 Ref.  |            |         |  |  |  |
| Е                                                |            | 9.00 BASIC |         |  |  |  |
| E1                                               |            | 7.00 BASIC |         |  |  |  |
| E2                                               |            | 5.60 Ref.  |         |  |  |  |
| е                                                |            | 0.80 BASIC |         |  |  |  |
| L                                                | 0.45       | 0.60       | 0.75    |  |  |  |
| θ                                                | 0°         |            | 7°      |  |  |  |
| ccc                                              |            |            | 0.10    |  |  |  |

Reference Document: JEDEC Publication 95, MS-026

www.icst.com/products/hipercocks.html



### ICS8733-01 700MHz Forward Error Correction Differential-to-3.3V LVPECL CLOCK GENERATOR

TABLE 10. ORDERING INFORMATION

| Part/Order Number | Marking      | Package                       | Count        | Temperature |
|-------------------|--------------|-------------------------------|--------------|-------------|
| ICS8733BY-01      | ICS8733BY-01 | 32 Lead LQFP                  | 250 per tray | 0°C to 70°C |
| ICS8733BY-01T     | ICS8733BY-01 | 32 Lead LQFP on Tape and Reel | 1000         | 0°C to 70°C |

While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Incorporated (ICS) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments.