## PRODUCT DISCONTINUANCE NOTIFICATION EOL-000107 **Date: December 14<sup>th</sup>, 2015** P1/3 | Semtech Corporation, 200 Flynn Road, Camarillo CA 93012 | | | | | | | | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|---------------------------------------------------------|------------------------------------------------|-------------------|--|--|--|--| | | Semtech Canada Corporation, 4281 Harvester Road, Burlington, Ontario L7L 5M4 Canada | | | | | | | | | | | Semte | ch Irvine, 5141 Ca | alifornia Ave., Suite 100, Irvir | ne CA 92617 | | | | | | | | Semtech Neuchatel Sarl, Route des Gouttes d'Or 40, CH-2000 Neuchatel Switzerland | | | | | | | | | | | Nanotech Semiconductor, Semtech Corporation, 2 West Point Court, Bristol, United Kingdom, BS32 4PY | | | | | | | | | | | Semtech Corpus Christi SA de CV, Carretera Matamorros Edificio 7, Reynosa, Tamaulipas, Mexico 88780 | | | | | | | | | | | | | | | | | | | | | | | | Product Discor | ntinuance Details | | | | | | | Purpose, Description and Effect of Change: | | | | | | | | | | | This notification is to inform your company that Semtech is discontinuing the manufacture of the product listed below. In accordance with Semtech's product discontinuation policy, we are hereby giving notice of these product changes in order for your company to make any final lifetime purchases of the discontinued product that are still in supply. | | | | | | | | | | | Par | t Nur | nber(s) Affect | ed: | <b>Customer Part Number(</b> | (s) Affected: N/A | | | | | | | | ` ' | | · | | | | | | | GV7 | 7600-IE | E3; GV7601-IBE | 3; GV7605-IBE3 | | | | | | | | Re | place | ment or Altern | nate Part Number(s) | ☐ N/A or Not Offered | | | | | | | GS2 | 2972-IE | E3; GS2971AIBE | 3; GS2970AIBE3 | | | | | | | | La | | ne Buy (LTB)<br>Date | June 16, 2016 | Must Accept Final Delivery by | December 16, 2016 | | | | | | Sa | • | Availability<br>Alt. Part | ⊠ N/A | Qualification Report Availability of Alt. Part | ⊠ N/A | | | | | | Sui | pporti | na Document | s for Alternate or Rep | lacement parts/Attachme | ents: | | | | | | | • | J | 1A Data Sheet; GS2970A D | • | | | | | | | | | | Last Time B | uy Conditions | | | | | | | | | | | <b>,</b> | | | | | | | We request you carefully review this information and notify your purchasing offices and buyers to place your company's final purchases for available discontinued products as soon as possible according to the following last time buy terms and conditions. | | | | | | | | | | | 1. Availability: The Last Time Buy Date and Date to Accept Final Delivery are noted above. All orders must have a requested ship date before the Date to Accept Final Delivery or the order will be rejected. The Last Time Buy Date automatically expires when the final available inventory quantity has been scheduled and sold. | | | | | | | | | | | | 2. | | oduct unit price will be subje<br>ime buy requirements. | ct to Semtech's individual price | quotation of your | | | | | | | <ul> <li>Order Acceptance/Change Conditions: <ul> <li>A. Semtech will accept last time orders from your company for the discontinued products as "Firm and Final". As such, these orders will not be subject to any reschedule, cancellation, or</li> </ul> </li> </ul> | | | | | | | | | ### PRODUCT DISCONTINUANCE NOTIFICATION EOL-000107 **Date: December 14<sup>th</sup>, 2015** P2/3 - termination by your company without Semtech's prior written authorization and payment of full termination charges. - B. Semtech reserves its right to make changes in the scheduled delivery dates, or to terminate remaining undelivered quantities of your company's last time buy order, due to changes in Semtech's last time manufacturing capabilities, or for commercially impracticable circumstances which makes delivery not feasible. - 4. Quantities: The following applies to final buy quantities for the available discontinued product: - A. **First:** The quantities in any existing unfilled orders and contracts acknowledged by Semtech will be honored, then - B. **Next:** The unfilled quantities in any volume agreement(s) or quantities in unexpired standalone quote(s) will be accepted, and - C. **Finally:** Any additional reasonable quantity of product that Semtech quotes based upon your company's identified requirements will be taken. IN THE EVENT OF CONFLICT FOR THE LIMITED AVAILABILITY PRODUCT, QUANTITIES FOR CUSTOMER'S OR DISTRIBUTOR'S ORDERS WILL BE DETERMINED ON A FIRST-COME FIRST-SERVE BASIS; AND WILL BE SUBJECT TO SEMTECH'S AVAILABLE INVENTORY AND REMAINING MANUFACTURING CAPACITY FOR THE PRODUCT. #### **Limited Warranty** All discontinued product orders subject to this notice shall carry Semtech's standard limited warranty; or, if applicable, the warranty set forth in a duly executed formal contract between Semtech and your company will apply; except that: - 1. Semtech will accept all valid warranty claims for credit only, unless a replacement order is otherwise agreed upon by Semtech and the replacement parts can be manufactured or delivered from remaining inventory. - 2. The applicable warranty period for making any return claims for discontinued products will be no later than ninety (90) days following delivery of the discontinued products. - 3. Any return claims must be made under Semtech's current Return Material Authorization "RMA" procedures. ### **Additional Provisions** SEMTECH ACCEPTS NO LIABILITY FOR EXCESS REPROCUREMENT COSTS OR FOR ANY SPECIAL, INCIDENTAL, OR CONSEQUENTIAL DAMAGES WHATSOEVER ASSOCIATED WITH THIS NOTICE, WITH ITS PRODUCTS, OR WITH THE FINAL MANUFACTURE AND PERFORMANCE AGAINST ANY LAST TIME BUY ORDERS RELATED TO THE DISCONTINUED PRODUCTS COVERED BY THIS NOTICE. We regret the inconvenience and impact this notice may cause your company. Semtech's sales, marketing, and distribution personnel stand ready to assist you in placing your company's final orders, or in providing the product information you require. For product inquiries or purchase order information, please contact your local Semtech sales representative. | Issuina | Δuth | ority | |---------|------|-------| Semtech Business Unit: | SIP ## PRODUCT DISCONTINUANCE NOTIFICATION EOL-000107 **Date: December 14<sup>th</sup>, 2015** P3/3 Semtech Contact Info: Luis Blanco Semtech Corporation Director, Quality Assurance & Engineering 4281 Harvester Road Burlington, ON L7L 5M4 Iblanco@semtech.com 4 FOR FURTHER INFORMATION & WORLDWIDE SALES COVERAGE: <a href="http://www.semtech.com/contact/index.html#support">http://www.semtech.com/contact/index.html#support</a> Office: (905) 632-7253 **GS2972** ### **3G/HD/SD-SDI Serializer with Complete SMPTE Audio & Video Support** ### **Key Features** - Operation at 2.970Gb/s, 2.970/1.001Gb/s, 1.485Gb/s, 1.485/1.001Gb/s and 270Mb/s - Supports SMPTE ST 425 (Level A and Level B), SMPTE ST 424, SMPTE ST 292, SMPTE ST 259-C and DVB-ASI - Integrated Cable Driver - Integrated, low-noise VCO - Integrated Narrow-Bandwidth PLL - Integrated Audio Embedder for up to 8 channels of 48kHz audio - Ancillary data insertion - Optional conversion from SMPTE ST 425 Level A to Level B for 1080p 50/60 4:2:2 10-bit - Parallel data bus selectable as either 20-bit or 10-bit - SMPTE video processing including TRS calculation and insertion, line number calculation and insertion, line based CRC calculation and insertion, illegal code re-mapping, SMPTE ST 352 payload identifier generation and insertion - GSPI host interface - +1.2V digital core power supply, +1.2V and +3.3V analog power supplies, and selectable +1.8V or +3.3V I/O power supply - -20°C to +85°C operating temperature range - Low power operation (typically at 400mW, including Cable Driver) - Small 11mm x 11mm 100-ball BGA package - Pb-free and RoHS compliant ### **Applications** #### Application: 1080p 50/60 Camera/Camcorder # **Application:** Dual Link (HD-SDI) to Single Link (3G-SDI) Converter #### **Application:** Multi-format Audio Embedder Module #### Application: Multi-format Digital VTR/Video Server # **Application:** Multi-format Presentation Switcher (Output Stage) #### Application: 3Gb/s SDI Test Signal Generator #### **Description** The GS2972 is a complete SDI Transmitter, generating a SMPTE ST 424, SMPTE ST 292, SMPTE ST 259-C or DVB-ASI compliant serial digital output signal. The integrated Narrow BW PLL allows the device to accept parallel clocks with high input jitter, and still provide a SMPTE compliant serial digital output. The device can operate in four basic user selectable modes: SMPTE mode, DVB-ASI mode, Data-Through mode, or Standby mode. In SMPTE mode, the GS2972 performs all SMPTE processing features. Both SMPTE ST 425 Level A and Level B formats are supported with optional conversion from Level A to Level B for $1080p\ 50/60\ 4:2:2\ 10$ -bit. In DVB-ASI mode, the device will perform 8b/10b encoding prior to transmission. In Data-Through mode, all SMPTE and DVB-ASI processing is disabled. The device can be used as a simple parallel to serial converter. The device can also operate in a lower power Standby mode. In this mode, no signal is generated at the output. The GS2972 integrates a fully SMPTE-compliant Cable Driver for SMPTE ST 259-C, SMPTE ST 292 and SMPTE ST 424 interfaces. It features automatic dual slew-rate selection, depending on 3Gb/s or HD or SD operational requirements. In accordance with SMPTE ST 272 and SMPTE ST 299, up to eight channels (two audio groups) of serial digital audio may be embedded into the video data stream. The input audio signal formats supported by the device include AES/EBU, I<sup>2</sup>S and serial audio. 16, 20 and 24-bit audio formats are supported at 48kHz synchronous for SD modes and 48kHz synchronous or asynchronous in HD, 3Gb/s modes. ### **Functional Block Diagram** Figure A: GS2972 Functional Block Diagram ## **Revision History** | Version ECO | | PCN | Date | Changes and/or Modifications | |-------------|--------|-------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 9 | 014806 | - | September 2013 | Updates throughout the document. | | 8 | 011355 | - | February 2013 | Updated to the Semtech Template. | | 7 | 155820 | 56554 | February 2011 | Added section 4.7.22.2 Blanking Values Following Audio Data Packet Insertion. | | 6 | 155608 | - | January 2011 | Clarified the function of the ACS_REGEN bit in Section 4.7.11 Audio Channel Status. | | 5 | 155080 | 56059 | October 2010 | Revised power rating in standby mode. Documented CSUM behaviour in Section 4.8, Section 4.9.4 and Video Core Configuration and Status Registers. | | 4 | 153717 | - | March 2010 | Updates throughout entire document. Added Figure 4-2, Figure 4-3 and Figure 4-4. Correction to registers 040h to 13Fh in Table 4-34: Video Core Configuration and Status Registers. | | 3 | 152220 | - | July 2009 | Updated Device Latency numbers in 2.4 AC Electrical Characteristics. Updates to 4.8 ANC Data Insertion. Replaced 7.3 Marking Diagram. | | 2 | 151320 | - | January 2009 | Correction to timing values in Table 4-1: GS2972 Digital Input AC Electrical Characteristics. | | 1 | 150803 | - | December 2008 | Converted to Data Sheet. Updates to all sections. | | 0 | 150717 | - | October 2008 | Converted to Preliminary Data Sheet. | | D | 149428 | - | August 2008 | Updated Typical Application Circuit. Applied new format to the document. Updates to all sections. | | С | 148810 | - | February 2008 | Updates to all sections. | | В | 148770 | - | December 2007 | Updates and revised 5.1 Typical Application Circuit. | | А | 147987 | - | December 2007 | New Document. | ### **Contents** | Key Features | 1 | |-------------------------------------------|----| | Applications | 1 | | Description | 2 | | Functional Block Diagram | 3 | | Revision History | 4 | | 1. Pin Out | 10 | | 1.1 Pin Assignment | 10 | | 1.2 Pin Descriptions | 11 | | 2. Electrical Characteristics | 20 | | 2.1 Absolute Maximum Ratings | 20 | | 2.2 Recommended Operating Conditions | 20 | | 2.3 DC Electrical Characteristics | 21 | | 2.4 AC Electrical Characteristics | 23 | | 3. Input/Output Circuits | 26 | | 4. Detailed Description | 30 | | 4.1 Functional Overview | 30 | | 4.2 Parallel Data Inputs | 31 | | 4.2.1 Parallel Input in SMPTE Mode | 33 | | 4.2.2 Parallel Input in DVB-ASI Mode | 33 | | 4.2.3 Parallel Input in Data-Through Mode | 34 | | 4.2.4 Parallel Input Clock (PCLK) | 34 | | 4.3 SMPTE Mode | 35 | | 4.3.1 H:V:F Timing | 35 | | 4.3.2 CEA 861 Timing | 38 | | 4.4 DVB-ASI Mode | 44 | | 4.5 Data-Through Mode | 44 | | 4.6 Standby Mode | 44 | | 4.7 Audio Embedding | 45 | | 4.7.1 Serial Audio Data Inputs | 45 | | 4.7.2 Serial Audio Data Format Support | 47 | | 4.7.3 3G Mode | 49 | | 4.7.4 HD Mode | 49 | | 4.7.5 SD Mode | 50 | | 4.7.6 Audio Embedding Operating Modes | 50 | | 4.7.7 Audio Packet Detection | 51 | | 4.7.8 Audio Packet Deletion | 51 | | 4.7.9 Audio Packet Detection and Deletion | 51 | | 4.7.10 Audio Mute (Default Off) | 52 | | 4.7.11 Audio Channel Status | 53 | | 4.7.12 Audio Crosspoint | | | 4.7.13 Audio Word Clock | | | 4.7.14 Channel & Group Activation | | | 4.7.15 Audio FIFO - SD | | | 4.7.16 Audio FIFO - HD and 3G | 57 | | | | | 4.7.17 Five-frame Sequence Detection - SD | 57 | |-------------------------------------------------------------------|------| | 4.7.18 Frame Sequence Detection - HD/3G | 60 | | 4.7.19 ECC Error Detection and Correction | 61 | | 4.7.20 Audio Control Packet Insertion - SD | 61 | | 4.7.21 Audio Control Packet Insertion - HD and 3G | 62 | | 4.7.22 Audio Data Packet Insertion | 63 | | 4.7.23 Audio Interrupt Control | 64 | | 4.8 ANC Data Insertion | 65 | | 4.8.1 ANC Insertion Operating Modes | 65 | | 4.8.2 3G ANC Insertion | 67 | | 4.8.3 HD ANC Insertion | 69 | | 4.8.4 SD ANC Insertion | 70 | | 4.9 Additional Processing Functions | 71 | | 4.9.1 Video Format Detection | 71 | | 4.9.2 3G Format Detection | 74 | | 4.9.3 ANC Data Blanking | 75 | | 4.9.4 ANC Data Checksum Calculation and Insertion | 75 | | 4.9.5 TRS Generation and Insertion | 75 | | 4.9.6 HD and 3G Line Number Calculation and Insertion | 76 | | 4.9.7 Illegal Code Re-Mapping | 76 | | 4.9.8 SMPTE ST 352 Payload Identifier Packet Insertion | 77 | | 4.9.9 Line Based CRC Generation and Insertion (HD/3G) | 78 | | 4.9.10 EDH Generation and Insertion | 78 | | 4.9.11 GS2972 3G/HD HANC Space Considerations when Embedding Audi | o 79 | | 4.9.12 SMPTE ST 372 Conversion | 79 | | 4.9.13 Processing Feature Disable | 80 | | 4.10 SMPTE ST 352 Data Extraction | 81 | | 4.11 Serial Clock PLL | 82 | | 4.11.1 PLL Bandwidth | 82 | | 4.11.2 Lock Detect | 83 | | 4.12 Serial Digital Output | 84 | | 4.12.1 Output Signal Interface Levels | 85 | | 4.12.2 Overshoot/Undershoot | 85 | | 4.12.3 Slew Rate Selection | 86 | | 4.12.4 Serial Digital Output Mute | 86 | | 4.13 GSPI Host Interface | 87 | | 4.13.1 Command Word Description | 88 | | 4.13.2 Data Read or Write Access | 88 | | 4.13.3 GSPI Timing | 89 | | 4.14 Host Interface Register Maps | 91 | | 4.14.1 Video Core Registers | 91 | | 4.14.2 SD Audio Core | 100 | | 4.14.3 HD and 3G Audio Core Registers | 111 | | 4.15 JTAG ID Codeword | 119 | | 4.16 JTAG Test Operation | 119 | | 4.17 Device Power-Up | 119 | | 4.18 Device Reset | 110 | | 5. Application Reference Design | 120 | |------------------------------------|-----| | 5.1 Typical Application Circuit | 120 | | 6. References & Relevant Standards | 121 | | 7. Package & Ordering Information | 122 | | 7.1 Package Dimensions | 122 | | 7.2 Packaging Data | 123 | | 7.3 Marking Diagram | 123 | | 7.4 Solder Reflow Profiles | 124 | | 7.5 Ordering Information | 124 | | | | # **List of Figures** | Figure 1-1: Pin Assignment | 10 | |--------------------------------------------------------------------------------------------------------------|----| | Figure 3-1: Differential Output Stage (SDO/SDO) | 26 | | Figure 3-2: Digital Input Pin | | | Figure 3-3: Digital Input Pin with Schmitt Trigger (RESET) | 26 | | Figure 3-4: Digital Input Pin with weak pull-down - maximum pull-down current | 27 | | Figure 3-5: Digital Input Pin with weak pull-up - maximum pull-up current | 27 | | Figure 3-6: Bidirectional Digital Input/Output Pin with programmable drive strength | 27 | | Figure 3-7: Bidirectional Digital Input/Output Pin with programmable drive strength | 28 | | Figure 3-8: VBG | 28 | | Figure 3-9: Loop Filter | | | Figure 4-1: GS2972 Video Host Interface Timing Diagrams | 31 | | Figure 4-2: H:V:F Output Timing - 3G Level A and HDTV 20-bit Mode | 36 | | Figure 4-3: H:V:F Output Timing - 3G Level A and HDTV 10-bit Mode 3G Level B 20-bit Mode, each 10-bit stream | 36 | | Figure 4-4: H:V:F Output Timing - 3G Level B 10-bit Mode | | | Figure 4-5: H:V:F Input Timing - HD 20-bit Input Mode | | | Figure 4-6: H:V:F Input Timing - HD 10-bit Input Mode | | | Figure 4-7: H:V:F Input Timing - SD 20-bit Mode | | | Figure 4-8: H:V:F Input Timing - SD 10-bit Mode | | | Figure 4-9: H:V:DE Input Timing 1280 x 720p @ 59.94/60 (Format 4) | | | Figure 4-10: H:V:DE Input Timing 1920 x 1080i @ 59.94/60 (Format 5) | | | Figure 4-11: H:V:DE Input Timing 720 (1440) x 480i @ 59.94/60 (Format 6&7) | 40 | | Figure 4-12: H:V:DE Input Timing 1280 x 720p @ 50 (Format 19) | 40 | | Figure 4-13: H:V:DE Input Timing 1920 x 1080i @ 50 (Format 20) | 41 | | Figure 4-14: H:V:DE Input Timing 720 (1440) x 576 @ 50 (Format 21622) | 41 | | Figure 4-15: H:V:DE Input Timing 1920 x 1080p @ 59.94/60 (Format 16) | 42 | | Figure 4-16: H:V:DE Input Timing 1920 x 1080p @ 50 (Format 31) | 42 | | Figure 4-17: H:V:DE Input Timing 1920 x 1080p @ 23.94/24 (Format 32) | 42 | | Figure 4-18: H:V:DE Input Timing 1920 x 1080p @ 25 (Format 33) | 43 | | Figure 4-19: H:V:DE Input Timing 1920 x 1080p @ 29.97/30 (Format 34) | 43 | | Figure 4-20: ACLK to Data and Control Signal Input Timing | 46 | | Figure 4-21: I <sup>2</sup> S Audio Input Format | 47 | | Figure 4-22: AES/EBU Audio Input Format | 48 | | Figure 4-23: Serial Audio, Left Justified, MSB First | 48 | | Figure 4-24: Serial Audio, Left Justified, LSB First | 48 | | Figure 4-25: Serial Audio, Right Justified, MSB First | 48 | | Figure 4-26: Serial Audio, Right Justified, LSB First | 48 | | Figure 4-27: Ancillary Data Packet Placement Example for SD Mode | | | Figure 4-28: ORL Matching Network, BNC and Coaxial Cable Connection | 84 | | Figure 4-29: GSPI Application Interface Connection | 87 | |----------------------------------------------------------------------------|----| | Figure 4-30: Command Word Format | | | Figure 4-31: Data Word Format | | | Figure 4-32: Write Mode | | | Figure 4-33: Read Mode | | | Figure 4-34: GSPI Time Delay | | | Figure 4-35: Reset Pulse | | | Figure 5-1: Typical Application Circuit | | | Figure 7-1: Package Dimensions | | | Figure 7-2: Marking Diagram | | | Figure 7-3: Pb-free Solder Reflow Profile | | | 15.4 . £ T. b. b | | | List of Tables | | | Table 1-1: Pin Descriptions | 11 | | Table 2-1: Absolute Maximum Ratings | 20 | | Table 2-2: Recommended Operating Conditions | 20 | | Table 2-3: DC Electrical Characteristics | 21 | | Table 2-4: AC Electrical Characteristics | 23 | | Table 4-1: GS2972 Digital Input AC Electrical Characteristics | 31 | | Table 4-2: GS2972 Input Video Data Format Selections | 31 | | Table 4-3: GS2972 PCLK Input Rates | 34 | | Table 4-4: CEA861 Timing Formats | 38 | | Table 4-5: Serial Audio Input Pin Description | 45 | | Table 4-6: GS2972 Serial Audio Data Inputs - AC Electrical Characteristics | 46 | | Table 4-7: Audio Input Formats | 47 | | Table 4-8: GS2972 Audio Operating Mode Selection | 50 | | Table 4-9: GS2972 SD Audio Crosspoint Channel Selection | 54 | | Table 4-10: Audio Source Host Interface Fields | 54 | | Table 4-11: GS2972 SD Audio Buffer Size Selection | 56 | | Table 4-12: GS2972 SD Audio Five Frame Sequence Sample Count | 58 | | Table 4-13: GS2972 SD Audio Group 1 Audio Sample Distribution - 525 line | 58 | | Table 4-14: GS2972 SD Audio Group 2 Audio Sample Distribution - 525 line | 59 | | Table 4-15: GS2972 SD Audio Group 3 Audio Sample Distribution - 525 line | 59 | | Table 4-16: GS2972 SD Audio Group 4 Audio Sample Distribution - 525 line | 59 | | Table 4-17: GS2972 SD Audio Group 1 Audio Sample Distribution - 625 line | | | Table 4-18: GS2972 SD Audio Group 2 Audio Sample Distribution - 625 line | | | Table 4-19: GS2972 SD Audio Group 3 Audio Sample Distribution - 625 line | | | Table 4-20: GS2972 SD Audio Group 4 Audio Sample Distribution - 625 line | | | Table 4-21: Audio Interrupt Control – Host Interface Bit Description | | | Table 4-22: Supported Video Standards | | | Table 4-23: IOPROC Register Bits | | | Table 4-24: SMPTE ST 352 Packet Data | | | Table 4-25: PCLK and Serial Digital Clock Rates | | | Table 4-26: GS2972 PLL Bandwidth | | | Table 4-27: GS2972 Lock Detect Indication | | | Table 4-28: Serial Digital Output - Serial Output Data Rate | | | Table 4-29: R <sub>SET</sub> Resistor Value vs. Output Swing | | | Table 4-30: Serial Digital Output - Overshoot/Undershoot | | | Table 4-31: Serial Digital Output - Rise/Fall Time | | | Table 4-32: GSPI Time Delay | | | Table 4-33: GSPI AC Characteristics | | | Table 4-34: Video Core Configuration and Status Registers | | | Table 4-35: SD Audio Core Configuration and Status Registers | | | | | | Table 4-36: HD and 3G Audio Core Configuration and Status Registers | 111 | |---------------------------------------------------------------------|-----| | Table 7-1: Packaging Data | 123 | | Table 7-2: Ordering Information | 124 | # 1. Pin Out # 1.1 Pin Assignment | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | |---|--------------|--------------|----------------|-----------------|-----------------|------------------|-------------------|---------------|---------------|--------------| | Α | DIN17 | DIN18 | F/DE | H/HSYNC | CORE<br>_VDD | PLL_<br>VDD | LF | VBG | RSV | A_VDD | | В | DIN15 | DIN16 | DIN19 | PCLK | CORE<br>_GND | PLL_<br>VDD | VCO_<br>VDD | VCO_<br>GND | A_GND | A_GND | | С | DIN13 | DIN14 | DIN12 | V/VSYNC | CORE<br>_GND | PLL_<br>GND | PLL_<br>GND | PLL_<br>GND | CD_GND | SDO | | D | DIN11 | DIN10 | STANDBY | SDO_<br>EN/DIS | RSV | RSV | RSV | RSV | CD_GND | SDO | | Ε | CORE<br>_VDD | CORE<br>_GND | RATE_<br>SEL0 | RATE_<br>SEL1 | CORE<br>_GND | CORE<br>_GND | TDI | TMS | CD_GND | CD_VDD | | F | DIN9 | DIN8 | DETECT<br>_TRS | RSV | CORE<br>_GND | CORE<br>_GND | RSV | TDO | CD_GND | RSET | | G | IO_VDD | IO_GND | TIM_861 | 20bit/<br>10bit | DVB_ASI | SMPTE_<br>BYPASS | IOPROC_<br>EN/DIS | RESET | CORE<br>_GND | CORE<br>_VDD | | Н | DIN7 | DIN6 | ANC_<br>BLANK | LOCKED | GRP2_EN<br>/DIS | GRP1_EN<br>/DIS | AUDIO_<br>INT | JTAG/<br>HOST | IO_GND | IO_VDD | | J | DIN5 | DIN4 | DIN1 | AIN_5/6 | WCLK2 | AIN_1/2 | WCLK1 | TCK | SDOUT_<br>TDO | SCLK_<br>TCK | | K | DIN3 | DIN2 | DIN0 | AIN_7/8 | ACLK2 | AIN_3/4 | ACLK1 | CORE<br>_VDD | CS_<br>TMS | SDIN_<br>TDI | Figure 1-1: Pin Assignment # **1.2 Pin Descriptions** **Table 1-1: Pin Descriptions** | Pin<br>Number | Name | Timing | Туре | Description | | | |----------------------------------|------------|--------------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|--| | | DIN[19:10] | | | PARALLEL DATA BUS. Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | | | B3, A2, A1, | | | | 20-bit mode<br>20BIT/10BIT = HIGH | Data Stream 1/Luma data input in SMPTE mode (SMPTE_BYPASS = HIGH) Data input in data through mode (SMPTE_BYPASS = LOW) | | | B2, B1, C2,<br>C1, C3, D1,<br>D2 | | | Input | 10-bit mode<br>20BIT/10BIT = LOW | Multiplexed Data Stream 1/Luma and Data Stream 2/Chroma data input in SMPTE mode (SMPTE_BYPASS = HIGH) | | | | | | | | Data input in data through mode (SMPTE_BYPASS = LOW) | | | | | | | | DVB-ASI data input in DVB-ASI mode (SMPTE_BYPASS = LOW) (DVB_ASI = HIGH) | | | | F/DE | Synch-<br>ronous Inp<br>with<br>PCLK | | PARALLEL DATA TIMING | 3. | | | | | | | | t Logic parameters in the DC Electrical logic level threshold and compatibility. | | | A3 | | | Input | DETECT_TRS is set LOW. TRS signals for the entir (IOPROC_EN/DIS must a The F signal should be s should be set LOW for a progressive scan system | set HIGH for the entire period of field 2 and all lines in field 1 and for all lines in | | | | | | | TIM_861 = HIGH: The DE signal is used to DETECT_TRS is LOW. DE blanking. See Section 4. | indicate the active video period when is HIGH for active data and LOW for .3 and Section 4.3.2 for timing details. when DETECT_TRS = HIGH. | | Table 1-1: Pin Descriptions (Continued) | Pin<br>Number | Name | Timing | Туре | Description | | | |--------------------------------------|----------|--------------------------|------------------|-----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | | | | PARALLEL DATA TIMING | | | | | H/HSYNC | | Input | - | Logic parameters in the DC Electrical logic level threshold and compatibility. | | | | | | | _ | ndicate the portion of the video line data, when DETECT_TRS is set LOW. | | | A4 | | Synch-<br>ronous<br>with | | The signal goes LOW at a<br>goes HIGH after the last<br>The H signal should be so | OW for the active portion of the video line the first active pixel of the line, and then active pixel of the line. et HIGH for the entire horizontal blanking AV and SAV TRS words, and LOW otherwise | | | | | PCLK | | TRS Based Blanking (H_C | ** | | | | | | | | et HIGH for the entire horizontal blanking<br>ne H bit in the received TRS ID words, and | | | | | | | TIM_861 = HIGH: The HSYNC signal indica | tes horizontal timing. See Section 4.3. | | | | | | | | GH, this pin is ignored at all times.<br>H and TIM_861 is set HIGH, the DETECT_TRS<br><sup>7.</sup> | | | A5, E1, G10,<br>K8 | CORE_VDD | | Input Power | Power supply connection for digital core logic. Connect to +1.2V E digital. | | | | A6, B6 | PLL_VDD | | Input Power | r Power supply pin for PLL. Connect to +1.2V DC analog. | | | | Α7 | LF | | Analog<br>Output | Loop Filter component connection. | | | | A8 | VBG | | Output | Bandgap voltage filter co | onnection. | | | A9, D6, D7,<br>D8, F4 | RSV | | - | These pins are reserved a | and should be left unconnected. | | | A10 | A_VDD | | Input Power | VDD for sensitive analog | circuitry. Connect to +3.3VDC analog. | | | | | | | PARALLEL DATA BUS CLO | OCK. | | | | | | | | Logic parameters in the DC Electrical logic level threshold and compatibility. | | | | | | | 3G 20-bit mode | PCLK @ 148.5MHz | | | | | | | 3G 10-bit mode DDR | PCLK @ 148.5MHz | | | B4 | PCLK | | Input | HD 20-bit mode | PCLK @ 74.25MHz | | | | | | | HD 10-bit mode | PCLK @ 148.5MHz | | | | | | | SD 20-bit mode | PCLK @ 13.5MHz | | | | | | • | SD 10-bit mode | PCLK @ 27MHz | | | | | | | DVB-ASI mode | PCLK @ 27MHz | | | B5, C5, E2,<br>E5, E6, F5,<br>F6, G9 | CORE_GND | | Input Power | GND connection for digi | tal logic. Connect to digital GND. | | Table 1-1: Pin Descriptions (Continued) | Pin<br>Number | Name | Timing | Туре | Description | |-------------------|---------------------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | В7 | VCO_VDD | | Input Power | Power pin for VCO. Connect to +1.2V DC analog followed by an RC filter (see Typical Application Circuit on page 120). VCO_VDD is nominally 0.7V. | | B8 | VCO_GND | | Input Power | Ground connection for VCO. Connect to analog GND. | | B9, B10 | A_GND | | Input Power | GND pins for sensitive analog circuitry. Connect to analog GND. | | | | | | PARALLEL DATA TIMING. | | | | | | Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | | | | | TIM_861 = LOW: | | | Synch-<br>C4 V/VSYNC ronous<br>with<br>PCLK | | The V signal is used to indicate the portion of the video field/frame that is used for vertical blanking, when DETECT_TRS is set LOW. | | | C4 | | NC ronous<br>with | Input | The V signal should be set HIGH for the entire vertical blanking period and should be set LOW for all lines outside of the vertical blanking interval. | | | | | | The V signal is ignored when DETECT_TRS = HIGH. TIM_861 = HIGH: | | | | | | The VSYNC signal indicates vertical timing. See Section 4.3 for timing details. | | | | | | The VSYNC signal is ignored when DETECT_TRS = HIGH. | | C6, C7, C8 | PLL_GND | | Input Power | Ground connection for PLL. Connect to analog GND. | | C9, D9, E9,<br>F9 | CD_GND | | Input Power | Ground connection for the serial digital cable driver. Connect to analog GND. | | | | | | Serial Data Output Signal. | | C10, D10 | SDO, <del>SDO</del> | | Output | Serial digital output signal operating at 2.97Gb/s, 2.97/1.001Gbs, 1.485Gb/s, 1.485 /1.001Gb/s or 270Mb/s. | | C10, D10 | 350, 350 | | Output | The slew rate of the output is automatically controlled to meet SMPTE ST 424, SMPTE ST 292 and ST 259-C specifications according to the setting of the RATE_SEL0 and RATE_SEL1 pins. | | D3 | STANDBY | | Input | Power Down input. HIGH to power down device. | | | | | | CONTROL SIGNAL INPUT. Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | D4 | SDO_EN/ <del>DIS</del> | | Input | Used to enable or disable the serial digital output stage. When SDO_EN/DIS is LOW, the serial digital output signals SDO and SDO are disabled and become high impedance. When SDO_EN/DIS is HIGH, the serial digital output signals SDO and | | | | | | SDO are enabled. | | D5, F7 | RSV | | _ | These pins are reserved and should be connected to CORE_GND. | Table 1-1: Pin Descriptions (Continued) | Pin<br>Number | Name | Timing | Туре | Description | | | | | | |----------------------------|------------|--------|-----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------------------------------------------------------|--|--|--| | | | | | CONTROL SIGNAL INPUT. Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. Used to configure the operating data rate. | | | | | | | E3, E4 | RATE_SEL0, | | Input | RATE_SEL0 | RATE_SEL1 | Data Rate | | | | | 23, 21 | RATE_SEL1 | | mpac | 0 | 0 | 1.485 or 1.485/1.001Gb/s | | | | | | | | | 0 | 1 | 2.97 or 2.97/1.001Gb/s | | | | | | | | | 1 | x | 270Mb/s | | | | | | | | | COMMUNICATION | | and the Doctor in I | | | | | | E7 TDI | | | | | meters in the DC Electrical<br>chreshold and compatibility. | | | | | E7 | | | Input | Dedicated JTAG pi | n. | | | | | | | | | | Test data in. | | | | | | | | | | This pin is used to shift JTAG test data into the device when the JTAG/HOST pin is LOW. | | | | | | | | | | | | COMMUNICATION SIGNAL INPUT. | | | | | | | | | | | Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | | | | | | E8 | TMS | | Input | Dedicated JTAG pin. | | | | | | | | | | | Test mode start. | | | | | | | | | | | This pin is JTAG Test Mode Start, used to control the operation of the JTAG test when the JTAG/HOST pin is LOW. | | | | | | | E10 | CD_VDD | | Input Power | Power for the seria | ıl digital cable dr | iver. Connect to +3.3V DC | | | | | | | | | PARALLEL DATA BU | JS. | | | | | | | | | | | | meters in the DC Electrical threshold and compatibility. | | | | | | | | | In 10-bit mode, the | ese pins are not u | ised. | | | | | F1, F2, H1,<br>H2, J1, J2, | | | | | SMPTE | ream 2/Chroma data input in<br>mode SMPTE_BYPASS = HIGH<br>SI = LOW | | | | | K1, K2, J3,<br>K3 | DIN[9:0] | | Input | 20-bit mode<br>20BIT/10BIT = HIGH | SMPTE. | put in data through mode<br>_BYPASS = LOW<br>SI = LOW | | | | | | | | | | SMPTE <sub>-</sub> | ed in DVB-ASI mode<br>_BYPASS = LOW<br>SI = HIGH | | | | | | | | | 10-bit mode<br>20BIT/10BIT = LOW | , High in | npedance. | | | | Table 1-1: Pin Descriptions (Continued) | Pin<br>Number | Name | Timing | Туре | Description | |---------------|-------------|--------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | CONTROL SIGNAL INPUT. | | | | | | Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | F3 | DETECT_TRS | | Input | Used to select external HVF timing mode or TRS extraction timing mode. When DETECT_TRS is LOW, the device extracts all internal timing | | | | | | from the supplied H:V:F or CEA-861 timing signals, dependent on the status of the TIM861 pin. | | | | | | When DETECT_TRS is HIGH, the device extracts all internal timing from TRS signals embedded in the supplied video stream. | | | | | | COMMUNICATION SIGNAL OUTPUT. | | | | | | Please refer to the Output Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | F8 | TDO | | Output | Dedicated JTAG pin. | | | | | | JTAG Test Data Output. | | | | | | This pin is used to shift results from the device when the JTAG/HOS pin is LOW. | | F10 | RSET | | Input | An external 1% resistor connected to this input is used to set the SDO/SDO output signal amplitude. | | G1, H10 | IO_VDD | | Input Power | Power connection for digital I/O. Connect to +3.3V or +1.8V DC digital. | | G2, H9 | IO_GND | | Input Power | Ground connection for digital I/O. Connect to digital GND. | | | | | | CONTROL SIGNAL INPUT. | | | | | Input | Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | | | | | Used to select external CEA-861 timing mode. | | G3 | TIM_861 | | | When DETECT_TRS is LOW and TIM-861 is LOW, the device extracts all internal timing from the supplied H:V:F timing signals. | | | | | | When DETECT_TRS is LOW and TIM-861 is HIGH, the device extracts all internal timing from the supplied HSYNC, VSYNC, DE timing signals. | | | | | | When DETECT_TRS is HIGH, the device extracts all internal timing from TRS signals embedded in the supplied video stream. | | | | | | CONTROL SIGNAL INPUT. | | G4 | 20BIT/10BIT | | Input | Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. Used to select the input bus width. | | | | | | CONTROL SIGNAL INPUT. | | | | | | Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | | | | | Used to enable/disable the DVB-ASI data transmission. | | G5 | DVB_ASI | | Input | When DVB_ASI is set HIGH and SMPTE_BYPASS is set LOW, then the device will carry out DVB-ASI word alignment, I/O processing and transmission. | | | | | | When $\overline{\text{SMPTE\_BYPASS}}$ and DVB_ASI are both set LOW, the device operates in data-through mode. | Table 1-1: Pin Descriptions (Continued) | Pin<br>Number | Name | Timing | Туре | Description | |---------------|-----------------|--------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | CONTROL SIGNAL INPUT. | | | | | | Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. Used to enable / disable all forms of encoding / decoding, | | G6 | SMPTE_BYPASS | | Input | scrambling and EDH insertion. When set LOW, the device operates in data through mode (DVB_ASI= LOW), or in DVB-ASI mode (DVB_ASI = HIGH). | | | | | | No SMPTE scrambling takes place and none of the I/O processing features of the device are available when SMPTE_BYPASS is set LOW. | | | | | | When set HIGH, the device carries out SMPTE scrambling and I/O processing. | | | | | | CONTROL SIGNAL INPUT. | | | | | | Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | G7 | IOPROC_EN/DIS | | Input | Used to enable or disable the I/O processing features. | | G, | 101 NGC_210/213 | | mpat | When IOPROC_EN/DIS is HIGH, the I/O processing features of the device are enabled. When IOPROC_EN/DIS is LOW, the I/O processing features of the device are disabled. | | | | | | Only applicable in SMPTE mode. | | | | | | CONTROL SIGNAL INPUT. | | | | | | Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | | | | | Used to reset the internal operating conditions to default settings and to reset the JTAG sequence. | | | | | | Normal mode (JTAG/ $\overline{HOST}$ = LOW). | | G8 | RESET | | Input | When LOW, all functional blocks will be set to default conditions and all input and output signals become high impedance. | | | | | | When HIGH, normal operation of the device resumes. | | | | | | JTAG test mode (JTAG/ $\overline{HOST}$ = HIGH). | | | | | | When LOW, all functional blocks will be set to default and the JTAG test sequence will be reset. | | | | | | When HIGH, normal operation of the JTAG test sequence resumes. | | | | | | CONTROL SIGNAL INPUT. | | | | | | Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | Н3 | ANC_BLANK | | Input | When ANC_BLANK is LOW, the Luma and Chroma input data is set to the appropriate blanking levels during the H and V blanking intervals. | | | | | | When ANC_BLANK is HIGH, the Luma and Chroma data pass through the device unaltered. | | | | | | Only applicable in SMPTE mode. | | | | | | STATUS SIGNAL OUTPUT. | | | | | | Please refer to the Output Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | H4 | LOCKED | | Output | PLL lock indication. | | | | | | HIGH indicates PLL is locked. | | | | | | LOW indicates PLL is not locked. | Table 1-1: Pin Descriptions (Continued) | Pin<br>Number | Name | Timing | Туре | Description | |---------------|-------------------------|--------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Н5 | GRP2_EN/ <del>DIS</del> | | Input | Enables Audio Group 2 embedding. Set HIGH to enable. Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | Н6 | GRP1_EN/ <del>DIS</del> | | Input | Enables Audio Group 1 embedding. Set HIGH to enable. Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | Н7 | AUDIO_INT | | Output | STATUS SIGNAL OUTPUT. Please refer to the Output Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. Summary Interrupt from Audio Processing. This signal is set HIGH by the device to indicate a problem with the audio processing which requires the Host processor to interrogate the interrupt status registers. IO_VDD = +3.3V Drive Strength = 8mA IO_VDD = +1.8V Drive Strength = 4mA Note: By default, out of reset, the AUDIO_INT pin will output the HD_AUDIO_CLOCK, rather than the audio interrupt signal. In order to output the interrupt flags from the audio core as intended, the user must write 0001h to register 0232h. | | Н8 | JTAG/ <del>HOST</del> | | Input | CONTROL SIGNAL INPUT. Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. Used to select JTAG test mode or host interface mode. When JTAG/HOST is HIGH, the host interface port is configured for JTAG test. When JTAG/HOST is LOW, normal operation of the host interface port resumes and the separate JTAG pins become the JTAG port. | | J4 | AIN_5/6 | | Input | Serial Audio Input; Channels 5 and 6. Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | J5 | WCLK2 | | Input | 48kHz Word Clock associated with AIN_5/6 and AIN_7/8 (channels 5, 6, 7 and 8). Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | J6 | AIN_1/2 | | Input | Serial Audio Input; Channels 1 and 2. Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | J7 | WCLK1 | | Input | 48kHz Word Clock associated with AIN_1/2 and AIN_3/4 (channels 1, 2, 3 and 4). Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | Table 1-1: Pin Descriptions (Continued) | Pin<br>Number | Name | Timing | Туре | Description | |---------------|-----------|--------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | COMMUNICATION SIGNAL INPUT. | | J8 | ТСК | | Input | Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | | | | | JTAG Serial Data Clock Signal. This pin is the JTAG clock when the JTAG/HOST pin is LOW. | | | | | | COMMUNICATION SIGNAL OUTPUT. | | | | | | Please refer to the Output Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | | | | | Shared JTAG/HOST pin. Provided for compatibility with the GS1582. Serial Data Output/Test Data Output. | | | | | | Host Mode (JTAG/HOST = LOW) This pin operates as the host interface serial output, used to read status and configuration information from the internal registers of the device. | | J9 | SDOUT_TDO | | Output | JTAG Test Mode (JTAG/ <del>HOST</del> = HIGH) This pin is used to shift test results and operates as the JTAG test data output, TDO (for new designs, use the dedicated JTAG port). | | | | | | <b>Note:</b> If the host interface is not being used leave this pin unconnected. | | | | | | IO_VDD = +3.3V<br>Drive Strength = 12mA | | | | | | IO_VDD = +1.8V<br>Drive Strength = 4mA | | | | | | COMMUNICATION SIGNAL INPUT. | | | | | | Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | | | | | Shared JTAG/HOST pin. Provided for pin compatibility with GS1582. | | | | | | Serial data clock signal. | | J10 | SCLK_TCK | | Input | Host Mode (JTAG/HOST = LOW) SCLK_TCK operates as the host interface burst clock, SCLK. Command and data read/write words are clocked into the device synchronously with this clock. | | | | | | JTAG Test Mode (JTAG/HOST = HIGH) This pin is the TEST MODE START pin, used to control the operation of the JTAG test clock, TCK (for new designs, use the dedicated JTAG port). | | | | | | <b>Note:</b> If the host interface is not being used, tie this pin HIGH. | | К4 | AIN_7/8 | | Input | Serial Audio Input; Channels 7 and 8. | | K5 | ACLK2 | | Input | 64 x WCLK associated with AIN_5/6 and AIN_7/8 (channels 5, 6, 7 and 8). | | К6 | AIN_3/4 | | Input | Serial Audio Input; Channels 3 and 4. | | K7 | ACLK1 | | Input | 64 x WCLK associated with AIN_1/2 and AIN_3/4 (channels 1, 2, 3 and 4). | Table 1-1: Pin Descriptions (Continued) | Pin<br>Number | Name | Timing | Туре | Description | |---------------|----------|--------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | COMMUNICATION SIGNAL INPUT. | | | | | | Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | | | | | Chip select / test mode start. | | К9 | CS_TMS | | Input | JTAG Test mode (JTAG/ <del>HOST</del> = HIGH) CS_TMS operates as the JTAG test mode start, TMS, used to control the operation of the JTAG test, and is active HIGH (for new designs, use the dedicated JTAG port). | | | | | | Host mode (JTAG/ $\overline{\text{HOST}}$ = LOW), $\overline{\text{CS}}$ _TMS operates as the host interface Chip Select, $\overline{\text{CS}}$ , and is active LOW. | | | | | | COMMUNICATION SIGNAL INPUT. | | | | | | Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | | | | | Shared JTAG/HOST pin. Provided for pin compatibility with GS1582. | | K10 | SDIN_TDI | | Input | Serial data in/test data in. | | | | | | In JTAG mode, this pin is used to shift test data into the device (for new designs, use the dedicated JTAG port). | | | | | | In host interface mode, this pin is used to write address and configuration data words into the device. | # 2. Electrical Characteristics ### 2.1 Absolute Maximum Ratings **Table 2-1: Absolute Maximum Ratings** | Parameter | Value/Units | |-------------------------------------------------|---------------------------| | Supply Voltage, Digital Core (CORE_VDD) | -0.3V to +1.5V | | Supply Voltage, Digital I/O (IO_VDD) | -0.3V to +3.6V | | Supply Voltage, Analog +1.2V (PLL_VDD, VCO_VDD) | -0.3V to +1.5V | | Supply Voltage, Analog +3.3V (CD_VDD, A_VDD) | -0.3V to +3.6V | | Input Voltage Range (RSET) | -0.3V to (CD_VDD + 0.3)V | | Input Voltage Range (VBG) | -0.3V to (A_VDD + 0.3)V | | Input Voltage Range (LF) | -0.3V to (PLL_VDD + 0.3)V | | Input Voltage Range (digital inputs) | -2.0V to +5.25V | | Temperature Range | -40°C to +85°C | | Storage Temperature Range | -40°C to +125°C | | Peak Reflow Temperature (JEDEC J-STD-020C) | 260°C | | ESD Sensitivity, HBM (JESD22-A114) | 2kV | **Note:** Absolute Maximum Ratings are those values beyond which damage may occur. Functional operation outside of the ranges shown in Table 2-1 is not implied. ## 2.2 Recommended Operating Conditions **Table 2-2: Recommended Operating Conditions** | Parameter | Symbol | Conditions | Min | Тур | Max | Units | Note | |-----------------------------------------|----------------|------------|------|-----|------|------------------------------------|------| | Operating Temperature Range,<br>Ambient | T <sub>A</sub> | - | -20 | _ | 85 | °C | _ | | Supply Voltage, Digital Core | CORE_VDD | _ | 1.14 | 1.2 | 1.26 | V | - | | Supply Valtage Digital I/O | IO VDD - | +1.8V mode | 1.71 | 1.8 | 1.89 | V | - | | Supply Voltage, Digital I/O | IO_VDD = | +3.3V mode | 3.13 | 3.3 | 3.47 | °C - V - V - V - V - V - V - | - | | Supply Voltage, PLL | PLL_VDD | _ | 1.14 | 1.2 | 1.26 | V | - | | Supply Voltage, VCO | VCO_VDD | _ | _ | 0.7 | - | V | 1 | | Supply Voltage, Analog | A_VDD | _ | 3.13 | 3.3 | 3.47 | V | _ | | Supply Voltage, CD | CD_VDD | - | 3.13 | 3.3 | 3.47 | V | _ | **Table 2-2: Recommended Operating Conditions (Continued)** | Parameter | Symbol | Conditions | Min | Тур | Max | Units | Note | |------------------------------|--------|------------|-----|-----|-----|-------|------| | Operating Temperature Range | - | _ | -20 | - | 85 | °C | 2 | | Functional Temperature Range | - | - | -40 | - | 85 | °C | 2 | #### Notes: - 1. This is 0.7V rather than 1.2V because there is a voltage drop across an external $105\Omega$ resistor. See Typical Application Circuit. - 2. Operating Temperature Range guarantees the parameters given in the DC Electrical Characteristics and AC Electrical Characteristics. Functional Temperature Range guarantees a device start-up. ### 2.3 DC Electrical Characteristics **Table 2-3: DC Electrical Characteristics** $V_{CC}$ = +3.3V ±5%, $T_A$ = -20°C to +85°C, unless otherwise shown | Parameter | Symbol | Conditions | Min | Тур | Max | Units | Note | |-------------------------------------|------------------|-------------|-----|-----|-----|-------|------| | System | | | | | | | | | | | 10bit 3G | _ | 135 | 200 | mA | _ | | | | 20bit 3G | _ | 135 | 200 | mA | _ | | +1.2V Supply Current | I <sub>1V2</sub> | 10/20bit HD | _ | 100 | 160 | mA | - | | | | 10/20bit SD | - | 75 | 120 | mA | = | | | | DVB_ASI | _ | 75 | 120 | mA | - | | | | 10bit 3G | - | 15 | 30 | mA | = | | | | 20bit 3G | _ | 15 | 32 | mA | - | | +1.8V Supply Current | I <sub>1V8</sub> | 10/20bit HD | _ | 15 | 32 | mA | _ | | | | 10/20bit SD | _ | 3 | 10 | mA | - | | | | DVB_ASI | _ | 3 | 10 | mA | _ | | | | 10bit 3G | _ | 90 | 110 | mA | _ | | | | 20bit 3G | _ | 90 | 110 | mA | - | | +3.3V Supply Current | I <sub>3V3</sub> | 10/20bit HD | _ | 90 | 110 | mA | _ | | | | 10/20bit SD | _ | 70 | 90 | mA | _ | | | | DVB_ASI | _ | 70 | 90 | mA | - | | | | 10bit 3G | _ | 400 | 560 | mW | _ | | | | 20bit 3G | _ | 400 | 560 | mW | _ | | | | 10/20bit HD | _ | 350 | 510 | mW | - | | Total Device Power (IO_VDD = +1.8V) | $P_{1D8}$ | 10/20bit SD | _ | 300 | 450 | mW | - | | , | | DVB_ASI | _ | 300 | 450 | mW | - | | | | Reset | _ | 200 | _ | mW | = | | | | Standby | _ | 110 | 180 | mW | 1 | ### **Table 2-3: DC Electrical Characteristics (Continued)** $V_{CC}$ = +3.3V ±5%, $T_A$ = -20°C to +85°C, unless otherwise shown | Parameter | Symbol | Conditions | Min | Тур | Max | Units | Note | |-----------------------------------------|--------------------|---------------------------------------------------------------------|-----------------|--------------------------------|-----------------|-------|------| | | | 10bit 3G | _ | 430 | 600 | mW | - | | | | 20bit 3G | _ | 450 | 610 | mW | - | | | | 10/20bit HD | _ | 420 | 550 | mW | - | | Total Device Power (IO VDD = +3.3V) | $P_{3D3}$ | 10/20bit SD | _ | 320 | 450 | mW | - | | (.0122 | | DVB_ASI | _ | 320 | 450 | mW | _ | | | | Reset | _ | 230 | | mW | - | | | | Standby | _ | 110 | 180 | mW | 1 | | Digital I/O | | | | | | | | | Input Logic LOW | V <sub>IL</sub> | +3.3V or +1.8V operation | IO_VSS-0.3 | _ | 0.3 x<br>IO_VDD | V | - | | Input Logic HIGH | V <sub>IH</sub> | +3.3V or +1.8V operation | 0.7 x<br>IO_VDD | - | IO_VDD+0.3 | V | - | | Output Logis LOW | V | IOL=5mA, +1.8V operation | _ | - | 0.2 | V | - | | Output Logic LOW | $V_{OL}$ | IOL=8mA, +3.3V operation | _ | - | 0.4 | V | - | | Output Logic IIICII | W | IOH=-5mA, +1.8V operation | 1.4 | - | - | V | - | | Output Logic HIGH | V <sub>OH</sub> | IOH=-8mA, +3.3V operation | 2.4 | - | - | V | _ | | Serial Output | | | | | | | | | Serial Output<br>Common Mode<br>Voltage | V <sub>CMOUT</sub> | 75 $\Omega$ load, R <sub>SET</sub> = 750 $\Omega$<br>SD and HD mode | - | CD_VDD -<br>V <sub>SDD/2</sub> | - | V | - | #### Note: <sup>1.</sup> Devices manufactured prior 1to April 1, 2011 consume 150mW of power in Standby mode. ### 2.4 AC Electrical Characteristics **Table 2-4: AC Electrical Characteristics** $V_{CC}$ = +3.3V ±5%, $T_A$ = -20°C to +85°C, unless otherwise shown | Parameter | Symbol | Conditions | Min | Тур | Max | Units | Note | |---------------------------|--------------------|-----------------------------------------------------------|------|------|-------|-------|------| | System | | | | | | | | | | - | 3G bypass<br>(PCLK = 148.5 MHz) | - | 54 | - | PCLK | _ | | | _ | 3G SMPTE without<br>audio<br>(PCLK = 148.5 MHz) | - | 95 | - | PCLK | _ | | | _ | 3G SMPTE with<br>audio<br>(PCLK = 148.5 MHz) | - | 1106 | - | PCLK | - | | | _ | 3G IOPROC<br>disabled 20-bit<br>mode<br>(PCLK = 148.5MHz) | - | 94 | - | PCLK | - | | | | HD bypass<br>(PCLK = 74.25 MHz) | - | 54 | - | PCLK | - | | | _ | HD SMPTE without<br>audio<br>(PCLK = 74.25 MHz) | - | 95 | - | PCLK | - | | Device Latency | _ | HD SMPTE with<br>audio<br>(PCLK = 74.25 MHz) | - | 1106 | - | PCLK | - | | | _ | HD IOPROC<br>disabled 10-bit<br>mode<br>(PCLK = 74.25MHz) | | 98 | | | | | | - | SD bypass<br>(PCLK = 27 MHz) | - | 54 | - | PCLK | - | | | - | SD SMPTE without audio | - | 112 | - | PCLK | - | | | | SD SMPTE with audio | - | 638 | _ | PCLK | - | | | - | SD IOPROC<br>disabled 10-bit<br>mode<br>(PCLK = 27MHz) | _ | 94 | - | PCLK | - | | | | DVB-ASI | - | 52 | - | PCLK | _ | | Reset Pulse Width | t <sub>reset</sub> | - | 1 | _ | - | ms | _ | | Parallel Input | | | | | | | | | Parallel Clock Frequency | f <sub>PCLK</sub> | _ | 13.5 | - | 148.5 | MHz | - | | Parallel Clock Duty Cycle | DC <sub>PCLK</sub> | - | 40 | _ | 60 | % | _ | | Input Data Setup Time | t <sub>su</sub> | 50% levels; | 1.2 | _ | - | ns | 1 | | | | – +3.3V or +1.8V — | 0.8 | _ | _ | ns | 1 | ### **Table 2-4: AC Electrical Characteristics (Continued)** $V_{CC}$ = +3.3V ±5%, $T_A$ = -20°C to +85°C, unless otherwise shown | Parameter | Symbol | Conditions | Min | 1 | Тур | Max | Units | Note | |---------------------------------------------------|-----------------------------|----------------------------------------------------|---------------|------|-------------------|-----|------------------------------------------------------------------------------------------------------------------------------------|------| | | | - | _ | | 2.97 | - | Gb/s | _ | | | | _ | - | | 2.97/1.001 | - | Gb/s | - | | Serial Output Data Rate | $DR_{SDO}$ | _ | - | | 1.485 | - | - Gb/s - Gb/s - Gb/s - Gb/s - Gb/s - Gb/s - Mb/s 350 mV <sub>pp</sub> 135 ps 3600 ps 35 ps 5 % 10 % 8 % - dB - dB - dB 68 ps 95 ps | - | | | | _ | _ | | 1.485/1.001 | _ | Gb/s | - | | | | _ | - | | 270 | - | Mb/s | - | | Serial Output Swing | V <sub>SDD</sub> | $R_{SET}$ = 750 $\Omega$<br>75 $\Omega$ load | /50 | | 800 | 850 | ${\rm mV_{pp}}$ | 2 | | Serial Output Rise/Fall Time | trf <sub>SDO</sub> | 3G/HD mode | - | | 120 | 135 | ps | - | | 20% ~ 80% | trf <sub>SDO</sub> | SD mode | 400 | | 660 | 800 | ps | _ | | Mismatch in rise/fall time | $\Delta t_r$ , $\Delta t_f$ | | _ | | - | 35 | ps | _ | | Duty Cycle Distortion | _ | _ | _ | | _ | 5 | % | 2 | | | _ | 3G/HD mode | _ | | 5 | 10 | % | 2 | | Overshoot | | SD mode | _ | | 3 | 8 | % | 2 | | Output Return Loss | ORL | 1.485GHz -<br>2.97GHz | _ | | -12 | - | dB | 3 | | | | 5 MHz - 1.485 GHz | _ | | -18 | - | dB | 3 | | Serial Output Intrinsic Jitter | t <sub>OJ</sub> | Pseudorandom and<br>SMPTE Colour Bars<br>3G signal | - | - 40 | | 68 | ps | 4, 6 | | | t <sub>OJ</sub> | Pseudorandom and<br>SMPTE Colour Bars<br>HD signal | - | | 50 | 95 | ps | 4, 6 | | Serial Output Intrinsic Jitter | t <sub>OJ</sub> | Pseudorandom and<br>SMPTE Colour Bars<br>SD signal | - | | 200 | 400 | ps | 5 | | GSPI | | | | | | | | | | GSPI Input Clock Frequency | f <sub>SCLK</sub> | | _ | | _ | 80 | MHz | _ | | GSPI Input Clock Duty Cycle | DC <sub>SCLK</sub> | 50% levels | 40 | | 50 | | | _ | | GSPI Input Data Setup Time | 3CLK | _ +3.3V or +1.8V | 1.5 | | | | | | | GSPI Input Data Hold Time | _ | operation<br>- | 1.5 | | | | | | | GSPI Output Data Hold Time | _ | 15pF load | 1.5 | | _ | | | | | CS low before SCLK rising edge | t <sub>0</sub> | 50% levels<br>+3.3V or +1.8V<br>operation | 1.5 | | - | _ | | _ | | Time between end of | | <u> </u> | PCLK<br>(MHz) | ns | | | | | | command word (or data in | | F00/ II- | unlocked | 445 | - | | | | | Auto-Increment mode) and | t <sub>4</sub> | 50% levels<br>+3.3V or +1.8V | 13.5 | 74.2 | <del>-</del><br>- | _ | ns | _ | | the first SCLK of the following data word - write | 7 | operation | 27.0 | 37.1 | - | | | | | cycle | | | 74.25 | 13.5 | - | | | | | | | | 148.5 | 6.7 | _ | | | | #### **Table 2-4: AC Electrical Characteristics (Continued)** $V_{CC}$ = +3.3V ±5%, $T_A$ = -20°C to +85°C, unless otherwise shown | Parameter | Symbol | Conditions | Min | | Тур | Max | Units | Note | |------------------------------------------------|----------------|-----------------------------|---------------|-------|-----|-----|-------|------| | Time between end of | | | PCLK<br>(MHz) | ns | | | | | | command word (or data in | | 50% levels | unlocked | 1187 | - | - | ns | - | | Auto-Increment mode) and the first SCLK of the | t <sub>5</sub> | +3.3V or +1.8V<br>operation | 13.5 | 297 | | | | | | following data word - read cycle | | | 27.0 | 148.4 | | | | | | | | | 74.25 | 53.9 | | | | | | | | | 148.5 | 27 | | | | | | | | | PCLK<br>(MHz) | ns | | | ns | | | | | 50% levels | unlocked | 445 | | | | | | CS high after SCLK falling edge | t <sub>7</sub> | +3.3V or +1.8V | 13.5 | 74.2 | _ | _ | ns | - | | | | operation | 27.0 | 37.1 | | | | | | | | 74.25 13.5<br>148.5 6.7 | | | | | | | | | | | 148.5 | 6.7 | | | | | #### Notes: - 1. Input setup and hold time is dependent on the rise and fall time on the parallel input. Parallel clock and data with rise time or fall time greater than 500ps require larger setup and hold times. - 2. Single Ended into $75\Omega$ external load. - 3. ORL depends on board design. - 4. Alignment Jitter = measured from 100kHz to serial data rate/10. - 5. Alignment Jitter = measured from 1kHz to 27MHz. - 6. This is the maximum jitter for a BER of 10-12. The equivalent jitter value as per RP184 is 40ps max. # 3. Input/Output Circuits Figure 3-1: Differential Output Stage (SDO/SDO) Figure 3-2: Digital Input Pin (20bit/10bit, ANC\_BLANK, DETECT\_TRS, DVB\_ASI, RATE\_SEL0, SMPTE\_BYPASS, RATE\_SEL1, TIM\_861, F/DE, H/HSYNC, PCLK, V/VSYNC) Figure 3-3: Digital Input Pin with Schmitt Trigger (RESET) Figure 3-4: Digital Input Pin with weak pull-down - maximum pull-down current <110µA (JTAG/HOST, STANDBY, SCLK\_TCK, SDIN\_TDI, TCK, TDI) Figure 3-5: Digital Input Pin with weak pull-up - maximum pull-up current <110µA (ACLK1, ACLK2, AIN\_7/8, AIN\_5/6, AIN\_3/4, AIN\_1/2, CS\_TMS, GRP1\_EN/DIS, GRP2\_EN/DIS, IOPROC\_EN/DIS, SDO\_EN/DIS, TMS, WCLK1, WCLK2) Figure 3-6: Bidirectional Digital Input/Output Pin with programmable drive strength. These pins are configured to input at all times except in test mode. (DIN0, DIN2, DIN3, DIN4, DIN5, DIN6, DIN7, DIN8, DIN9, DIN10, DIN11, DIN12, DIN13, DIN14, DIN15, DIN16, DIN17, DIN18, DIN19, DIN1) Figure 3-7: Bidirectional Digital Input/Output Pin with programmable drive strength. These pins are configured to output at all times except in reset mode. (LOCKED, AUDIO\_INT, SDOUT\_TDO, TDO) Figure 3-8: VBG Figure 3-9: Loop Filter ## 4. Detailed Description #### 4.1 Functional Overview The GS2972 is a Multi-Rate Transmitter with integrated SMPTE digital video processing and an integrated Cable Driver and embedded Audio Multiplexer. It provides a complete transmit solution at 2.970Gb/s, 2.970/1.001Gb/s, 1.485Gb/s, 1.485/1.001Gb/s or 270Mb/s. The device has four basic modes of operation that must be set through external device pins: SMPTE mode, DVB-ASI mode, Data-Through mode and Standby mode. In SMPTE mode, the device will accept 10-bit multiplexed or 20-bit demultiplexed SMPTE compliant data. By default, the device's additional processing features, including audio embedding, will be enabled in this mode. In DVB-ASI mode, the GS2972 will accept an 8-bit parallel DVB-ASI compliant transport stream on DIN[17:10]. The serial output data stream will be 8b/10b encoded with stuffing characters added as per the standard. Data-Through mode allows for the serializing of data not conforming to SMPTE or DVB-ASI streams. No additional processing will be done in this mode. In addition, the device may be put into Standby, to reduce power consumption. The serial digital output features a high-impedance mode and adjustable signal swing. The output slew rate is automatically set by the RATE\_SEL0 and RATE\_SEL1 pin setting. The GS2972 provides several data processing functions; including generic ANC insertion, SMPTE ST 352 and EDH data packet generation and insertion, automatic video standards detection, and TRS, CRC, ANC data checksum, and line number calculation and insertion. These features are all enabled/disabled collectively using the external I/O processing pin, but may be individually disabled via internal registers accessible through the GSPI host interface. Finally, the GS2972 contains a JTAG interface for boundary scan test implementations. ## **4.2 Parallel Data Inputs** Data signal inputs enter the device on the rising edge of PCLK, as shown in Figure 4-1. Figure 4-1: GS2972 Video Host Interface Timing Diagrams **Table 4-1: GS2972 Digital Input AC Electrical Characteristics** | Parameter | Symbol | Conditions | Min | Тур | Max | Units | |------------------------|-----------------|-----------------|-----|-----|-----|-------| | Input data set-up time | t <sub>SU</sub> | 50% levels; | 1.2 | - | - | ns | | Input data hold time | t <sub>IH</sub> | +1.8V operation | 0.8 | - | - | ns | | Input data set-up time | t <sub>SU</sub> | 50% levels; | 1.3 | - | - | ns | | Input data hold time | t <sub>IH</sub> | +3.3V operation | 0.8 | - | - | ns | **Table 4-2: GS2972 Input Video Data Format Selections** | | | Pin/F | Register Bit | Settings | | | | |-----------------------------------|-----------------|---------------|---------------|-----------------|---------|--------------------|-----------------| | Input Data Format | 20BIT<br>/10BIT | RATE<br>_SEL0 | RATE<br>_SEL1 | SMPTE<br>BYPASS | DVB_ASI | DIN[9:0] | DIN[19:10] | | 20-bit demultiplexed 3G<br>format | HIGH | LOW | HIGH | HIGH | LOW | Data Stream<br>Two | Data Stream One | | 20-bit data Input<br>3G format | HIGH | LOW | HIGH | LOW | LOW | DATA | DATA | | 20-bit demultiplexed<br>HD format | HIGH | LOW | LOW | HIGH | LOW | Chroma | Luma | **Table 4-2: GS2972 Input Video Data Format Selections (Continued)** | | | Pin/F | Register Bit | | | | | | |-------------------------------------|-----------------|---------------|---------------|-----------------|---------|-------------------|---------------------------------------|--| | Input Data Format | 20BIT<br>/10BIT | RATE<br>_SEL0 | RATE<br>_SEL1 | SMPTE<br>BYPASS | DVB_ASI | DIN[9:0] | DIN[19:10] | | | 20-bit data Input<br>HD format | HIGH | LOW | LOW | LOW | LOW | DATA | DATA | | | 20-bit demultiplexed SD format | HIGH | HIGH | х | HIGH | LOW | Chroma | Luma | | | 20-bit data input<br>SD format | HIGH | HIGH | х | LOW | LOW | DATA | DATA | | | 10-bit multiplexed<br>3G DDR format | LOW | LOW | HIGH | HIGH | LOW | High<br>Impedance | Data Stream<br>One/Data Stream<br>Two | | | 10-bit multiplexed<br>HD format | LOW | LOW | LOW | HIGH | LOW | High<br>Impedance | Luma/Chroma | | | 10-bit data input<br>HD format | LOW | LOW | LOW | LOW | LOW | High<br>Impedance | DATA | | | 10-bit multiplexed<br>SD format | LOW | HIGH | х | HIGH | LOW | High<br>Impedance | Luma/Chroma | | | 10-bit multiplexed<br>SD format | LOW | HIGH | Х | LOW | LOW | High<br>Impedance | DATA | | | 10-bit ASI input<br>SD format | LOW | HIGH | Х | LOW | HIGH | High<br>Impedance | DVB-ASI data | | The GS2972 is a high performance 3Gb/s capable transmitter. In order to optimize the output jitter performance across all operating conditions, input levels and overshoot at the parallel video data inputs of the device need to be controlled. In order to do this, source series termination resistors should be used to match the impedance of the PCB data trace line. IBIS models can be used to simulate the board effects and then optimize the output drive strength and the termination resistors to allow for the best transition (one that produces minimal overshoot). If this is not viable, Semtech recommends matching the source series resistance to the trace impedance, and then adjusting the output drive strength to the minimum value that will give zero errors. The above also applies to the PCLK input line. HVF and the Audio inputs should also be well terminated, however due to the lower data rates and transition density it is not as critical. #### 4.2.1 Parallel Input in SMPTE Mode When the device is operating in SMPTE mode ( $\overline{SMPTE\_BYPASS} = HIGH$ ), data must be presented to the input bus in either multiplexed or demultiplexed form, depending on the setting of the 20BIT/ $\overline{10BIT}$ pin. When operating in 20-bit mode ( $20BIT/\overline{10BIT} = HIGH$ ), the input data format must be word aligned, demultiplexed Luma and Chroma data (SD or HD), or word aligned demultiplexed Data Stream One and Data Stream Two data (3G). In 3G Level B mode, by default, the device takes Data Stream One input from data port DIN[19:10] and Data Stream Two input from DIN[9:0]. When operating in 10-bit mode (20BIT/10BIT = LOW), the input data format must be multiplexed Luma (Y) and Chroma (C) data (SD, HD), or multiplexed Data Stream One and Data Stream Two data (3G). C words precede Y words, and Data Stream 2 words precede Data Stream 1 words. In this mode, the data must be presented on the DIN[19:10] pins. The DIN[9:0] inputs are ignored. In 3G 10-bit mode, the device operates in DDR mode. That is, the input data is sampled on both the rising and falling edges of the PCLK. In 3G mode, Data Stream Two words precede Data Stream One words. The Data Stream Two words are sampled on the rising edge of the input PCLK, and the Data Stream One words are sampled on the following falling edge. H, V and F timing pulses, if used, are sampled on the rising edge of PCLK. #### 4.2.1.1 Input Data Format in SDTI Mode SDTI and HD-SDTI are a sub-set of SDI and HD-SDI formats. They may contain SDTI data on any line in the frame. Those lines which contain SDTI or HD-SDTI data are identified with an SDTI or HD-SDTI header packet in the HANC space. The GS2972 does not differentiate between a signal carrying video and a signal carrying SDTI or HD-SDTI data in SD or HD formats. The user is responsible for ensuring that the headers and data are not corrupted. ### 4.2.2 Parallel Input in DVB-ASI Mode The GS2972 is in DVB-ASI mode when the SMPTE\_BYPASS pin is set LOW, the DVB\_ASI pin is set HIGH, and the RATE\_SEL0 pin is set HIGH. In this mode, all SMPTE processing features are disabled. When operating in DVB-ASI mode, the device must be set to 10-bit mode by setting the $20BIT/\overline{10BIT}$ pin LOW. The device will accept 8-bit data words on DIN[17:10], where DIN17 = HIN is the most significant bit of the encoded transport stream data and DIN10 = AIN is the least significant bit. In addition, DIN19 and DIN18 will be configured as the DVB-ASI control signals INSSYNCIN and KIN respectively. DIN19 = INSSYNCIN DIN18 = KIN DIN17~10 = HIN ~ AIN where AIN is the least significant bit of the transport stream data. ## 4.2.3 Parallel Input in Data-Through Mode Data-Through mode is enabled when the $\overline{SMPTE\_BYPASS}$ pin and the DVB\_ASI pin are I.OW. In this mode, data at the input bus is serialized without any encoding, scrambling or word alignment taking place. The input data width is controlled by the setting of the $20BIT/\overline{10BIT}$ pin as shown in Table 4-2 above. **Note:** When in HD 10-bit mode, asserting the $\overline{\text{SMPTE\_BYPASS}}$ LOW to put the device in SMPTE-BYPASS mode will create video errors. If the user desires to use the device as a simple serializer in HD 10-bit mode, all video processing features may be disabled by setting the IOPROC\_EN/ $\overline{\text{DIS}}$ pin LOW. ## 4.2.4 Parallel Input Clock (PCLK) The frequency of the PCLK input signal of the GS2972 is determined by the input data format and operating mode selection. Table 4-3 below lists the input PCLK rates and input signal formats according to the external selection pins for the GS2972. Table 4-3: GS2972 PCLK Input Rates | | | i | Pin Settings | | | | |-------------------------------------|-------------|---------------|---------------|------------------|---------|-------------------------| | Input Data Format | 20BIT/10BIT | RATE_<br>SEL0 | RATE_<br>SEL1 | SMPTE_<br>BYPASS | DVB-ASI | PCLK Rate | | 20-bit demultiplexed<br>3G format | HIGH | LOW | HIGH | HIGH | Х | 148.5 or 148.5/1.001MHz | | 20-bit demultiplexed<br>HD format | HIGH | LOW | LOW | HIGH | Х | 74.25 or 74.25/1.001MHz | | 20-bit data Input<br>3G format | HIGH | LOW | HIGH | LOW | LOW | 148.5 or 148.5/1.001MHz | | 20-bit data input<br>HD format | HIGH | LOW | LOW | LOW | LOW | 74.25 or 74.25/1.001MHz | | 20-bit demultiplexed<br>SD format | HIGH | HIGH | Х | HIGH | LOW | 13.5MHz | | 20-bit data input<br>SD format | HIGH | HIGH | Х | LOW | LOW | 13.5MHz | | 10-bit multiplexed<br>3G DDR format | LOW | LOW | HIGH | HIGH | LOW | 148.5 or 148.5/1.001MHz | | 10-bit multiplexed<br>HD format | LOW | LOW | LOW | HIGH | LOW | 148.5 or 148.5/1.001MHz | | 10-bit data input<br>HD format | LOW | LOW | LOW | LOW | LOW | 148.5 or 148.5/1.001MHz | | 10-bit multiplexed<br>SD format | LOW | HIGH | Х | HIGH | Х | 27MHz | Table 4-3: GS2972 PCLK Input Rates (Continued) | | | F | Pin Settings | | | | |--------------------------------|-------------|---------------|---------------|------------------|---------|-----------| | Input Data Format | 20BIT/10BIT | RATE_<br>SEL0 | RATE_<br>SEL1 | SMPTE_<br>BYPASS | DVB-ASI | PCLK Rate | | 10-bit data input<br>SD format | LOW | HIGH | Х | LOW | LOW | 27MHz | | 10-bit ASI input<br>SD format | LOW | HIGH | Х | LOW | HIGH | 27MHz | ## 4.3 SMPTE Mode The function of this block is to carry out data scrambling according to SMPTE ST 424/SMPTE ST 292, and to carry out NRZ to NRZI encoding prior to presentation to the parallel to serial converter. These functions are only enabled when the **SMPTE\_BYPASS** pin is HIGH. In addition, the GS2972 requires the DVB\_ASI pin to be set LOW to enable this feature. ## 4.3.1 H:V:F Timing In SMPTE mode, the GS2972 can automatically detect the video standard and generate all internal timing signals. The total line length, active line length, total number of lines per field/frame and total active lines per field/frame are calculated for the received parallel video. When DETECT\_TRS is LOW, the video standard and timing signals are based on the externally supplied H\_Blanking, V\_Blanking, and F\_Digital signals. These signals are supplied by the H/HSYNC, V/VSYNC and F/DE pins respectively. When DETECT\_TRS is HIGH, the video standard timing signals will be extracted from the embedded TRS ID words in the parallel input data. Both 8-bit and 10-bit TRS code words will be identified by the device. **Note:** I/O processing must be enabled for the device to remap 8-bit TRS words to the corresponding 10-bit value for transmission. The GS2972 determines the video standard by timing the horizontal and vertical reference information supplied at the H/HSYNC, V/VSYNC, and F/DE input pins, or contained in the TRS ID words of the received video data. Therefore, full synchronization to the received video standard requires at least one complete video frame. Once synchronization has been achieved, the GS2972 will continue to monitor the received TRS timing or the supplied H, V, and F timing information to maintain synchronization. The GS2972 will lose all timing information immediately following loss of H, V and F. The H signal timing should also be configured via the H\_CONFIG bit of the internal IOPROC register as either active line based blanking or TRS based blanking. Active line based blanking is enabled when the H\_CONFIG bit is set LOW. In this mode, the H input should be HIGH for the entire horizontal blanking period, including the EAV and SAV TRS words. This is the default H timing used by the device. The timing of these signals is shown in Figure 4-5, Figure 4-6, Figure 4-7, Figure 4-8, Table 4-6, Table 4-7 and Table 4-8. Figure 4-2: H:V:F Output Timing - 3G Level A and HDTV 20-bit Mode Figure 4-3: H:V:F Output Timing - 3G Level A and HDTV 10-bit Mode 3G Level B 20-bit Mode, each 10-bit stream Figure 4-4: H:V:F Output Timing - 3G Level B 10-bit Mode Figure 4-5: H:V:F Input Timing - HD 20-bit Input Mode Figure 4-6: H:V:F Input Timing - HD 10-bit Input Mode Figure 4-7: H:V:F Input Timing - SD 20-bit Mode Figure 4-8: H:V:F Input Timing - SD 10-bit Mode ## 4.3.2 CEA 861 Timing The GS2972 extracts timing information from externally provided HSYNC, VSYNC, and DE signals when CEA 861 timing mode is selected by setting DETECT\_TRS = LOW and TIM\_861 = HIGH. Horizontal sync (H), Vertical sync (V), and Data Enable (DE) timing must be provided via the H/HSYNC, V/VSYNC and F/DE input pins. The host interface register bit H\_CONFIG is ignored in CEA 861 input timing mode. The GS2972 determines the EIA/CEA-861 standard and embeds EAV and SAV TRS words in the output serial video stream. Video standard detection is not dependent on the HSYNC pulse width or the VSYNC pulse width and therefore the GS2972 tolerates non-standard pulse widths. In addition, the device can compensate for up to $\pm 1$ PCLK cycle of jitter on VSYNC with respect to HSYNC and sample VSYNC correctly. **Note 1:** The period between the leading edge of the HSYNC pulse and the leading edge of Data Enable (DE) must follow the timing requirements described in the EIA/CEA-861 specification. The GS2972 embeds TRS words according to this timing relationship to maintain compatibility with the corresponding SMPTE standard. **Note 2:** When CEA 861 standards 6 & 7 [720(1440)x480i] are presented to the GS2972, the device embeds TRS words corresponding to the timing defined in SMPTE ST 125 to maintain SMPTE compatibility. CEA 861 standards 6 & 7 [720(1440)x480i] define the active area on lines 22 to 261 and 285 to 524 inclusive (240 active lines per field). SMPTE ST 125 defines the active area on lines 20 to 263 and 283 to 525 inclusive (244 lines on field 1, 243 lines on field 2). Therefore, in the first field, the GS2972 adds two active lines above and two active lines below the original active image. In the second field, it adds two lines above and one line below the original active image. The CEA861 Timing Formats are summarized in Table 4-4. and are shown in Figure 4-9 to Figure 4-19. **Table 4-4: CEA861 Timing Formats** | Format | Parameters | |--------|----------------------------------------------------| | 4 | H:V:DE Input Timing 1280 x 720p @ 59.94/60Hz | | 5 | H:V:DE Input Timing 1920 x 1080i @ 59.94/60Hz | | 6&7 | H:V:DE Input Timing 720 (1440) x 480i @ 59.94/60Hz | | 19 | H:V:DE Input Timing 1280 x 720p @ 50Hz | | 20 | H:V:DE Input Timing 1920 x 1080i @ 50Hz | | 21&22 | H:V:DE Input Timing 720 (1440) x 576 @ 50Hz | | 16 | H:V:DE Input Timing 1920 x 1080p @ 59.94/60Hz | | 31 | H:V:DE Input Timing 1920 x 1080p @ 50Hz | | 32 | H:V:DE Input Timing 1920 x 1080p @ 23.94/24Hz | | 33 | H:V:DE Input Timing 1920 x 1080p @ 25Hz | | 34 | H:V:DE Input Timing 1920 x 1080p @ 29.97/30Hz | Figure 4-9: H:V:DE Input Timing 1280 x 720p @ 59.94/60 (Format 4) Figure 4-10: H:V:DE Input Timing 1920 x 1080i @ 59.94/60 (Format 5) Figure 4-11: H:V:DE Input Timing 720 (1440) x 480i @ 59.94/60 (Format 6&7) Figure 4-12: H:V:DE Input Timing 1280 x 720p @ 50 (Format 19) Figure 4-13: H:V:DE Input Timing 1920 x 1080i @ 50 (Format 20) Figure 4-14: H:V:DE Input Timing 720 (1440) x 576 @ 50 (Format 21&22) Figure 4-15: H:V:DE Input Timing 1920 x 1080p @ 59.94/60 (Format 16) Figure 4-16: H:V:DE Input Timing 1920 x 1080p @ 50 (Format 31) Figure 4-17: H:V:DE Input Timing 1920 x 1080p @ 23.94/24 (Format 32) Figure 4-18: H:V:DE Input Timing 1920 x 1080p @ 25 (Format 33) Figure 4-19: H:V:DE Input Timing 1920 x 1080p @ 29.97/30 (Format 34) ### 4.4 DVB-ASI Mode When operating in DVB-ASI mode, all SMPTE processing features are disabled, and the device accepts 8-bit transport stream data and control signal inputs on the DIN[19:10] port. This mode is only enabled when SMPTE\_BYPASS pin is LOW, DVB\_ASI pin is HIGH and the RATE\_SEL0 pin is HIGH. The interface consists of eight data bits and two control signals, INSSYNCIN and KIN. When INSSYNCIN is set HIGH, the GS2972 inserts K28.5 sync characters into the data stream. This function is used to assist system implementations where the GS2972 may be preceded by a data FIFO. The FIFO can be fed data at a rate somewhat less than 27MHz. The 'FIFO empty' signal could be used to feed the INSSYNCIN pin, causing the GS2972 to pad the data up to the transmission rate of 27MHz. When KIN is set HIGH the data input is interpreted as a special character (such as a K28.5 sync character), as defined by the DVB-ASI standard. When KIN is set LOW the input is interpreted as data. After sync signal insertion, the GS2972 8b/10b encodes the data, generating a 10-bit data stream for the parallel to serial conversion and transmission process. ## 4.5 Data-Through Mode The GS2972 may be configured to operate as a simple parallel-to-serial converter. In this mode, the device passes data to the serial output without performing any scrambling or encoding. Data-through mode is enabled only when both the $\overline{SMPTE\_BYPASS}$ and DVB\_ASI pins are set LOW. # 4.6 Standby Mode The STANDBY pin reduces power to a minimum by disabling all circuits except for the register configuration. Upon removal of the signal to the STANDBY pin, the device returns to its previous operating condition within 1 second, without requiring input from the host interface. In addition, the serial digital output signals becomes high-impedance when the device is powered-down. # 4.7 Audio Embedding The GS2972 includes an Audio Multiplexer, which by default will be active when the Transmitter is configured for SMPTE mode. Audio embedding is controlled by: - GRP1\_EN/DIS and GRP2\_EN/DIS pins are set HIGH to enable embedding of their respective groups - The AUDIO\_INS bit in the IOPROC register is set LOW to enable audio embedding - The IOPROC\_EN/DIS pin is set HIGH to enable audio embedding In non-SMPTE modes, the Audio Multiplexer will be powered down to reduce power. **Note:** When audio is embedded by the GS2972, if either of the GRP1\_EN/ $\overline{DIS}$ or GRP2\_EN/ $\overline{DIS}$ pins are toggled, the output video stream is lost. For example: With a 3Gb/s SDI Level A input signal as the source, and either AES or I<sup>2</sup>S mode audio embedded; if one of the audio groups is disabled, there is no a longer valid video signal present at the output. Toggling the audio disable pins on the fly must be avoided. The user has to set the pins before resetting the chip, and not change the setting during normal operation. The audio may be enabled or disabled during the operation of the chip by writing to the Host Interface registers. SD audio group embedding may be enabled, or disabled, by writing to ACT1...ACT8 bits of register 40Fh. HD/3G audio group embedding may be enabled, or disabled, by writing to ACT1...ACT8 bits of register 80Eh. ## 4.7.1 Serial Audio Data Inputs The GS2972 supports the insertion of up to 8 channels of embedded audio, in two groups of 4 channels. Each audio group has a dedicated audio group enable input pin; a Word Clock (WCLK) input pin operating at 48kHz; an Audio Clock input pin (ACLK) operating at 3.072MHz (64 x WCLK); and two serial digital audio input pins (AIN\_1/2, etc.), supporting one stereo audio signal pair per pin. The Serial Audio Data Inputs for each audio group are listed in Table 4-5. Table 4-5: Serial Audio Input Pin Description | Pin Name | Description | |-------------|-------------------------------------------------------------------------------| | | Audio Group 1 | | GRP1_EN/DIS | Enable Input for Audio Group 1 | | AIN_1/2 | Serial Audio Input; Channels 1 and 2 | | AIN_3/4 | Serial Audio Input; Channels 3 and 4 | | ACLK1 | 64 x WCLK associated with AIN_1/2 and AIN_3/4 (channels 1, 2, 3and 4) | | WCLK1 | 48kHz Word Clock associated with AIN_1/2 and AIN_3/4 (channels 1, 2, 3 and 4) | Table 4-5: Serial Audio Input Pin Description (Continued) | Pin Name | Description | |-------------|-------------------------------------------------------------------------------| | | Audio Group 2 | | GRP2_EN/DIS | Enable Input for Audio Group 2 | | AIN_5/6 | Serial Audio Input; Channels 5 and 6 | | AIN_7/8 | Serial Audio Input; Channels 7 and 8 | | ACLK2 | 64 x WCLK associated with AIN_5/6 and AIN_7/8 (channels 5, 6, 7 and 8) | | WCLK2 | 48kHz Word Clock associated with AIN_5/6 and AIN_7/8 (channels 5, 6, 7 and 8) | The serial audio input signals and WCLK input signals will enter the device on the rising edge of ACLK as shown in Figure 4-20. Figure 4-20: ACLK to Data and Control Signal Input Timing Table 4-6: GS2972 Serial Audio Data Inputs - AC Electrical Characteristics | Parameter | Symbol | Conditions | Min | Тур | Max | Units | |---------------------------|-----------------|-----------------------------------------|-----|-----|-----|-------| | Input data set-up<br>time | t <sub>SU</sub> | 50% levels;<br>+3.3V or +1.8V operation | 1.3 | - | - | ns | | Input data hold<br>time | t <sub>IH</sub> | | 0.8 | _ | _ | ns | When GRP1\_EN/ $\overline{\text{DIS}}$ and GRP2\_EN/ $\overline{\text{DIS}}$ are set HIGH, the respective audio group is enabled, and the audio input signals associated with that group are processed and embedded into the video data stream. When GRP1\_EN/ $\overline{\rm DIS}$ and GRP2\_EN/ $\overline{\rm DIS}$ are set LOW, the respective audio group is disabled and the audio input signals associated with that group are ignored. In addition, all functional logic associated with audio insertion for the disabled audio group is placed in a static operating mode, such that system power is reduced while the device configuration is retained. ## 4.7.2 Serial Audio Data Format Support The GS2972 supports the following serial audio data formats: - I<sup>2</sup>S Audio (default) - AES/EBU - Serial Audio, Left Justified, MSB First - Serial Audio, Left Justified, LSB First - Serial Audio, Right Justified, MSB First - · Serial Audio, Right Justified, LSB First By default (at power up or after system reset), the I<sup>2</sup>S data format is enabled. The audio format can be different for both audio groups. Normally, AIN\_1/2 and AIN\_3/4 are embedded in Audio Group A, and AIN\_5/6 and AIN\_7/8 are embedded in Audio Group B. As well, the audio formats can be different within the same group. Under normal conditions: AMA sets the audio format for AIN 1/2 AMB sets the audio format for AIN\_3/4 AMC sets the audio format for AIN\_5/6 AMD sets the audio format for AIN\_7/8 **Note:** These four formats can all be set to different modes if desired. Table 4-7 shows the audio input formats for the GS2972. Note that the same values apply for AMB + LSB\_FIRSTB, AMC + LSB\_FIRSTC and AMD + LSB\_FIRSTD. **Table 4-7: Audio Input Formats** | AMA[1:0]<br>(Address 40Bh for SD,<br>Address 80Ah for HD/3G) | LSB_FIRSTA<br>(Address 40Fh for SD,<br>Address 80Eh for HD/3G) | Audio Input Formats | |--------------------------------------------------------------|----------------------------------------------------------------|------------------------------------------------| | 00 | X | AES/EBU audio input | | 01 | 0 | Serial audio input: Left Justified; MSB first | | 01 | 1 | Serial audio input: Left Justified; LSB first | | 10 | 0 | Serial audio input: Right Justified; MSB first | | 10 | 1 | Serial audio input: Right Justified; LSB first | | 11 | Х | 1 <sup>2</sup> S (default) | Figure 4-21: I<sup>2</sup>S Audio Input Format Figure 4-22: AES/EBU Audio Input Format Figure 4-23: Serial Audio, Left Justified, MSB First Figure 4-24: Serial Audio, Left Justified, LSB First Figure 4-25: Serial Audio, Right Justified, MSB First Figure 4-26: Serial Audio, Right Justified, LSB First #### 4.7.3 3G Mode When the GS2972 is operating in 3G mode, 8 channels of audio in 4 pairs can be embedded in the serial output signal, according to SMPTE ST 299. The 8 channels are in 2 groups, which are selectable via the host interface from the four groups allowed by SMPTE ST 299. The default is Group One and Group Two. SMPTE ST 425 describes different mappings for the video signal, each with its own locations for audio data and control packets: ### 4.7.3.1 Level A Signals: SMPTE ST 425 Level A describes a single video signal carried in a 3G bit stream. The bit stream is made of two multiplexed virtual streams, Data Stream One and Data Stream Two. Data Stream One carries audio control packets in the same way that the Y channel carries audio control packets in SMPTE ST 292 HD signals, but at twice the rate. Data Stream Two carries audio data packets in the same way that the C channel carries audio data packets in SMPTE ST 292 HD signals, but at twice the rate. For Level A signals with mappings 2 (1080i/p, 720p 4:4:4 10-bit), 3 (1080i/p 4:4:4 12-bit) or 4 (1080i/p, 720p 4:2:2 12-bit), the audio data packets are embedded at the full rate of 148.5MHz, but the clock phase bits are calculated assuming the original PCLK signal of 74.25MHz. This factor of two must be taken into consideration when calculating the clock bits. SMPTE ST 425 requires SMPTE ST 352 payload packets to be embedded in both Data Stream One and Data Stream Two. #### 4.7.3.2 Level B Signals: SMPTE ST 425 Level B describes the carriage of two SMPTE ST 292 signals in a single 3G bit stream. It also applies to a SMPTE ST 372 dual link signal. The two signals are designated Link A and Link B. Each can carry audio data in the same way that a SMPTE ST 292 bit stream carries audio data. The GS2972 is capable of embedding audio data onto either Link A or Link B of the Level B signal. The default will be Link A. Link A and Link B are presented to the GS2972 as 10-bit signals at a 148.5MHz PCLK rate. #### 4.7.4 HD Mode When the GS2972 is operating in HD mode, 8 channels of audio in 4 pairs are embedded in the serial output signal, according to SMPTE ST 299. The 8 channels will be in 2 groups, which are selectable via the host interface from the 4 groups allowed by SMPTE ST 299. The default group is Group One and Group Two. #### 4.7.5 SD Mode When the GS2972 is operating in SD mode, eight channels of audio in four pairs are embedded in the serial output signal, according to SMPTE ST 272. The eight channels will be in two groups, which are selectable via the host interface from the four groups allowed by SMPTE ST 272. The default group is Group One and Group Two. ## 4.7.6 Audio Embedding Operating Modes Audio Embedding operates in one of three distinct modes: #### 1. Normal Mode (Default) All previously embedded audio packets are deleted from the video stream. Arbitrary packets, SDTI packets and SMPTE ST 352 packets are not deleted. Up to two audio groups can be added to the video output. SDTI packets and SMPTE ST 352 packets are placed before the audio packets. Arbitrary packets are placed after the audio packets. #### 2. Cascade Mode No previously embedded packets are deleted from the video stream. Up to two audio groups can be added to the video output. The added audio groups will not replace existing embedded audio groups. The added audio packets are appended to the last packet in the video input. #### 3. Group Replacement Mode All packets associated with the groups being replaced are deleted. Up to two audio groups can be added to the video output. The added audio groups replace any embedded audio groups with the same group number. This will not affect any of the other audio groups, and they will remain in the data stream. The embedded audio groups are sorted in ascending order by audio group number. SDTI packets and SMPTE ST 352 packets are placed before the audio packets. Arbitrary packets are placed after the audio packets. The operating mode is selected using a combination of the EN\_CASCADE and the AGR bits in the host interface, as stated in Table 4-8 below. Table 4-8: GS2972 Audio Operating Mode Selection | Control Signals | Operating Mode | |---------------------|------------------------| | EN_CASCADE=0, AGR=0 | Normal Mode | | EN_CASCADE=1, AGR=0 | Cascade Mode | | EN_CASCADE=0, AGR=1 | Group Replacement Mode | | EN_CASCADE=1, AGR=1 | Group Replacement Mode | #### 4.7.7 Audio Packet Detection The input video stream to the GS2972 may already contain embedded audio packets. The GS2972 detects these embedded packets, and signals their presence to the host interface. Register 404h is used for SD, register 803h is used for HD/3G. #### 4.7.8 Audio Packet Deletion In **Normal Mode** (default), the GS2972 deletes all audio packets from the input video data stream. In **Cascade Mode**, the GS2972 does not delete any audio packets from the input video data stream. In **Group Replacement Mode**, the GS2972 does not delete any audio packets from the input video data stream. In all operating modes, the GS2972 deletes all audio packets from the input video stream if any embedded audio packets do not fully comply with the SMPTE ST 291 standard. ### 4.7.9 Audio Packet Detection and Deletion In SD modes, the first Ancillary Data Flag (ADF) must always be contiguous after the EAV words. For HD mode, the first ADF must always be contiguous after the two line CRC words. Ancillary data packets with non-audio data ID words, such as arbitrary, EDH (SD only), SDTI header and SMPTE ST 352, are not deleted from the data stream. On lines where SMPTE ST 352 or SDTI header packets exist, the audio data packets must be contiguous from the ST 352 and SDTI packets. If this is not the case, all existing audio data and control packets will be deleted. When CASCADE is set HIGH, all pre-existing audio data and control packets remain in the video stream. When the AGR bit in the host interface is set HIGH, Audio Group Replacement mode is selected. In this mode, existing audio data and control packets are not deleted from the data stream. In cases where the ADF is not placed immediately after the CRC or EAV words, or there are gaps between the packets, the audio core deletes all existing audio data and control packets, regardless of the CASCADE or AGR setting. Figure 4-27 shows an example of correct and incorrect placement of ancillary data packets for SD Mode. Correct placement of Ancillary Data within HANC Space HANC with space between EAV and Ancillary Data (Audio Packets will be deleted) Figure 4-27: Ancillary Data Packet Placement Example for SD Mode ## 4.7.10 Audio Mute (Default Off) The GS2972 mutes all of the input channels when the MUTE\_ALL host interface bit is set HIGH. The GS2972 mutes any individual audio inputs as commanded by the following host interface fields: MUTE1 - Mute input channel 1 MUTE2 - Mute input channel 2 MUTE3 - Mute input channel 3 MUTE4 - Mute input channel 4 MUTE5 - Mute input channel 5 MUTE6 - Mute input channel 6 MUTE7 - Mute input channel 7 MUTE8 - Mute input channel 8 #### 4.7.11 Audio Channel Status The GS2972 adds audio channel status to those audio input channels that do not use the AES/EBU format. The Audio Channel Status block complies with the AES3-1992 (ANSI S4.40-1992) standard. The GS2972 uses the ACSR[183:0] host interface field as the source of audio channel status for those input channels that do not use the AES/EBU format. The GS2972 replaces the Audio Channel Status block in all eight channels as commanded by the ACS\_REGEN host interface bit. The status block information is supplied by the ACSR[183:0] host interface field. The ACS\_REGEN bit (SD core register 403h, HD/3G core register 802h) is set in two states: ACS\_REGEN = 0 -> Incoming Audio Channel Status is passed through the device to the output. For $I^2S$ audio formats, the transmitter will embed default audio channel status to the output stream. ACS\_REGEN = 1 -> Channel Status is based on user-defined data stored in the ACSR. With ACS\_REGEN = 1, the GS2972 will serialize user-defined information to the output data. The user-defined data is applied to the output when the following steps are followed, and the time that the new status boundary occurs for the audio channel. Audio channel status replacement follows the same procedure when replacing audio channel status for either AES or $I^2S$ audio formats. To replace audio channel status, the following procedure should be used: - 1. Write the desired ACS data to the ACSR [183:0] (SD Core registers 420h-42Ch, HD/3G Core registers 820h-82Ch). - 2. Set ACS\_REGEN bit = 1. - 3. The Audio Channel Status on the serialized output will now contain the user defined ACS data. To replace audio channel status on the fly, the following procedure should be used: - 1. Write the desired ACS data to the ACSR [183:0] (SD Core registers 420h-42Ch, HD/3G Core registers 820h-82Ch) - 2. Set ACS\_REGEN bit = 1, if ACS\_REGEN is already set, re-write ACS\_REGEN = 1 again. - 3. The Audio Channel Status on the serialized output will now contain the user-defined ACS data. The GS2972 automatically calculates the CRC required for the Audio Channel Status block. # 4.7.12 Audio Crosspoint The GS2972 is capable of mapping any input channel to any Primary or Secondary group channel. Each group channel specifies the audio source using a 3-bit selector defined below in Table 4-9: Table 4-9: GS2972 SD Audio Crosspoint Channel Selection | Audio Source | SD Selector | HD/3G Selector | |-----------------|-------------|----------------| | Input channel 1 | 000 | 000 | | Input channel 2 | 001 | 001 | | Input channel 3 | 010 | 010 | | Input channel 4 | 011 | 011 | | Input channel 5 | 100 | 100 | | Input channel 6 | 101 | 101 | | Input channel 7 | 110 | 110 | | Input channel 8 | 111 | 111 | Each Primary and Secondary group channel specifies the audio source using the following host interface fields: **Table 4-10: Audio Source Host Interface Fields** | Host Interface Field | Description | Default | |----------------------|-------------------------------------------|---------| | GPA_CH1_SRC[2:0] | Primary Group Channel 1 Source Selector | 000 | | GPA_CH2_SRC[2:0] | Primary Group Channel 2 Source Selector | 001 | | GPA_CH3_SRC[2:0] | Primary Group Channel 3 Source Selector | 010 | | GPA_CH4_SRC[2:0] | Primary Group Channel 4 Source Selector | 011 | | GPB_CH1_SRC[2:0] | Secondary Group Channel 1 Source Selector | 100 | | GPB_CH2_SRC[2:0] | Secondary Group Channel 2 Source Selector | 101 | | GPB_CH3_SRC[2:0] | Secondary Group Channel 3 Source Selector | 110 | | GPB_CH4_SRC[2:0] | Secondary Group Channel 4 Source Selector | 111 | $Audio\, channels\, can\, be\, paired\, only\, when\, both\, channels\, are\, derived\, from\, the\, same\, Word\, Clock\, and\, are\, synchronous.$ The same audio channel cannot be used in both Primary and Secondary groups at the same time. The GS2972 asserts the XPOINT\_ERROR host interface bit if any audio channel is programmed to be included in both the Primary and Secondary groups. #### 4.7.13 Audio Word Clock When the GS2972 combines two stereo pair inputs into one audio group, the format allows for only one Word Clock, or sampling clock. For the Primary group, the GS2972 uses the Word Clock associated with the source selected by the GPA\_WCLK\_SRC[2:0] host interface field. If in SD mode, address 40Ch. If in HD/3G mode, address 80Bh. For the Secondary group, the GS2972 uses the Word Clock associated with the source selected by the GPB\_WCLK\_SRC[2:0] host interface field. If in SD mode, address 40Dh. If in HD/3G mode, address 80Ch. For proper operation, the combined Stereo Pair inputs must have identical Word Clocks. WCLK is not required for AES/EBU audio. ## 4.7.14 Channel & Group Activation The GS2972 embeds Primary group packets when any of the following host interface bits are set and the associated audio group enable pin is HIGH: ACT1 Embed Primary group audio channel 1 ACT2 Embed Primary group audio channel 2 ACT3 Embed Primary group audio channel 3 ACT4 Embed Primary group audio channel 4 If none of the bits are set, then no audio will be embedded. The GS2972 will embed Secondary group packets when any of the following host interface bits are set and the associated audio group enable pin is HIGH: ACT5 Embed Secondary group audio channel 1 ACT6 Embed Secondary group audio channel 2 ACT7 Embed Secondary group audio channel 3 ACT8 Embed Secondary group audio channel 4 When an embedded packet contains one or more channels with the ACTx bit set to zero, the GS2972 replaces the data for those channels with null samples (all bits set to zero). In the default state, the GS2972 embeds all audio channels in accordance with the setting of the respective audio group enable pins of the device. ### 4.7.15 Audio FIFO - SD Each input channel has a First In First Out (FIFO) buffer that can hold up to 52 samples. Samples are added (written) to the FIFO as they are received from the audio inputs. Samples are removed (read) from the FIFO as they are embedded in audio data packets and audio extended packets. After power up, reset or clear, the FIFO is in the start-up state where it will output zeroes until it has accumulated the start-up count of 26 samples. When the start-up state ends, the buffer operates as a normal FIFO, and expects to receive an equal number of read and write operations over the period of five frames. At the end of five frames, the FIFO still has 26 samples in the buffer. When the FIFO does not receive an equal number of read and write operations, the FIFO checks for the overflow and underflow conditions. When a sample is required for embedding into a packet and the FIFO is holding less than 6 samples, the GS2972 prevents the underflow condition by repeating the last sample without removing a sample from the FIFO. Therefore, a sample will be duplicated. When an input sample is received and the FIFO has room for less than six more samples, the GS2972 prevents the overflow condition by discarding the sample. Therefore, a sample will be dropped. If 28 consecutive samples are duplicated or dropped, the audio FIFO is cleared and placed into the start-up state. If the CLEAR\_AUDIO host interface bit is set, the audio FIFO is cleared and put into the start-up state. When the detected video standard changes, the audio FIFO is cleared and put into the start-up state. The buffer size and start-up count can be reduced using the OS\_SEL host interface field, as seen in Table 4-11 below: Table 4-11: GS2972 SD Audio Buffer Size Selection | Address OS_SEL[1:0] | Buffer Size | Start-Up Count | |---------------------|----------------------|----------------| | 00 | 52 samples (default) | 26 samples | | 01 | 24 samples | 12 samples | | 10 | 12 samples | 6 samples | | 11 | Reserved | Reserved | #### 4.7.16 Audio FIFO - HD and 3G For HD and 3G formats, the audio FIFO block is a maximum of seven samples deep. According to SMPTE ST 299, audio samples are multiplexed immediately in the next HANC region after the audio sample occurs. A buffer size of seven samples takes into account that there are no samples after the switching line (for one line) and the worst-case video standard of 720p/24, plus a one-sample safety margin. Due to the sample distribution used in HD video standards and the size of the buffer in HD mode, no checking is made for buffer underflow/overflow conditions. The pointers should maintain a variable offset between 0 and 6. ## 4.7.17 Five-frame Sequence Detection - SD The GS2972 detects the frame sequence that describes the sample distribution for synchronous audio. The frame sequence is used in the generation of audio control packets; where the Audio Frame Number (AFN) field describes the position of the current frame within the frame sequence. The frame sequence is also used in the generation of Audio Sample Distribution for formats with 525 lines. Each frame has 1602 samples or 1601 samples, depending upon the frame sequence. The GS2972 sets the AFN of the Primary group control packets to zero, unless the AFNA\_AUTO host interface bit (400h bit 7) is set to produce automatic AFN generation. The Multiplexer sets the AFN of the Secondary group control packets to zero unless the AFNB\_AUTO host interface bit (800h bit 10) is set to produce automatic AFN generation. When the frame rate is 25Hz, every frame has 1920 samples and the AFN is always set to one. When the frame rate is 29.97Hz, an even number of samples (8008) are distributed over five frames in the following sequence: 1602 1601 1602 1601 1602 The GS2972 sets the AFN field to a number between one and five, depending on where the current frame lies within the sequence. The GS2972 adds the offset specified in the AFN\_OFS host interface field (400h bits 6-4) to the generated AFN. The result of the addition wraps around such that the AFN will always be in the range of one to five. #### 4.7.17.1 525-Line Audio Sample Distribution As per the SMPTE ST 272 standard, the following sample distribution allows the embedding of 16 channels (4 audio groups) of 24-bit sampled audio into the HANC of 525-line based video formats. The sample distribution is established for Group One and then offset by one line for each subsequent group. The sample distribution is as follows (start line is 12): $$\{[3]^{(10+G)}, ([4], [3]^{15})^{15}, [4], [3]^{(11-G)}, [0], [3]^{(3+G)}, ([4], [3]^{15})^{15}, [4/3], [3]^{12}, [4], [3]^{(4-G)}, [0]\}^{5}$$ [#] = Number of samples / line [4/3] = One line with either 3 or 4 samples depending on five-frame sequence (#) = Number of times to repeat the sequence. When this # is 0, no samples are inserted G = Audio group number from 1 to 4 $\{...\}^5$ = 5-frame sequence as shown in Table 4-12: Table 4-12: GS2972 SD Audio Five Frame Sequence Sample Count | Frame | Number of Samples | | | |-------|-------------------|--|--| | 1 | 1602 | | | | 2 | 1601 | | | | 3 | 1602 | | | | 4 | 1601 | | | | 5 | 1602 | | | The following tables show the audio sample distribution for each of the four audio groups. Each distribution has 525 lines. Each distribution has 1602 samples or 1601 samples, based on the frame number in the five-frame sequence. When 1602 samples are required in a frame, the [4/3] term represents a line with four samples. When 1601 samples are required in a frame, the [4/3] term represents a line with three samples. Table 4-13: GS2972 SD Audio Group 1 Audio Sample Distribution - 525 line | | [3] <sup>(6)</sup> ,[4],[3] <sup>(3)</sup> | [0],[3] <sup>(11)</sup> | ([4],[3] <sup>15</sup> ) <sup>15</sup> | [4],[3] <sup>(10)</sup> | [0],[3] <sup>(4)</sup> | ([4],[3] <sup>15</sup> ) <sup>15</sup> | [4/3],[3] <sup>(6)</sup> | |---------|--------------------------------------------|-------------------------|----------------------------------------|-------------------------|------------------------|----------------------------------------|--------------------------| | Samples | 31 | 33 | 735 | 34 | 12 | 735 | 22/21 | | Lines | 10 | 12 | 240 | 11 | 5 | 240 | 7 | Table 4-14: GS2972 SD Audio Group 2 Audio Sample Distribution - 525 line | | [3] <sup>(7)</sup> ,[4],[3] <sup>(2)</sup> | [0],[3] <sup>(12)</sup> | ([4],[3] <sup>15</sup> ) <sup>15</sup> | [4],[3] <sup>(9)</sup> | [0],[3] <sup>(5)</sup> | ([4],[3] <sup>15</sup> ) <sup>15</sup> | [4/3],[3] <sup>(5)</sup> | |---------|--------------------------------------------|-------------------------|----------------------------------------|------------------------|------------------------|----------------------------------------|--------------------------| | Samples | 31 | 36 | 735 | 31 | 15 | 735 | 19/18 | | Lines | 10 | 13 | 240 | 10 | 6 | 240 | 6 | Table 4-15: GS2972 SD Audio Group 3 Audio Sample Distribution - 525 line | | [3] <sup>(8)</sup> ,[4],[3] <sup>(1)</sup> | [0],[3] <sup>(13)</sup> | ([4],[3] <sup>15</sup> ) <sup>15</sup> | [4],[3] <sup>(8)</sup> | [0],[3] <sup>(6)</sup> | ([4],[3] <sup>15</sup> ) <sup>15</sup> | [4/3],[3] <sup>(4)</sup> | |---------|--------------------------------------------|-------------------------|----------------------------------------|------------------------|------------------------|----------------------------------------|--------------------------| | Samples | 31 | 39 | 735 | 28 | 21 | 735 | 16/15 | | Lines | 10 | 14 | 240 | 9 | 7 | 240 | 5 | Table 4-16: GS2972 SD Audio Group 4 Audio Sample Distribution - 525 line | | [3] <sup>(9)</sup> ,[4],[3] <sup>(0)</sup> | [0],[3] <sup>(14)</sup> | ([4],[3] <sup>15</sup> ) <sup>15</sup> | [4],[3] <sup>(7)</sup> | [0],[3] <sup>(7)</sup> | ([4],[3] <sup>15</sup> ) <sup>15</sup> | [4/3],[3] <sup>(3)</sup> | |---------|--------------------------------------------|-------------------------|----------------------------------------|------------------------|------------------------|----------------------------------------|--------------------------| | Samples | 31 | 42 | 735 | 25 | 21 | 735 | 13/12 | | Lines | 10 | 15 | 240 | 8 | 8 | 240 | 4 | #### 4.7.17.2 625-Line Audio Sample Distribution The GS2972 uses the following sample distribution to maximize the available space in the Ancillary Data region. **Note:** the following formula starts from line 1: [3]<sup>6</sup>,[0],[3](G-1),([4],[3]11)25,[4],[3](12-G),[0],[3](G-1),([4],[3]11)24,[4],[3](17-G) - [#] represents one line with # samples - (#) represents the number of times to repeat the line sequence - [3](0) represents no lines and no samples - G is the audio group number from one to four The following tables show the audio sample distribution for each of the four audio groups: Each distribution has 625 lines. Each distribution has 1920 samples. Table 4-17: GS2972 SD Audio Group 1 Audio Sample Distribution - 625 line | | [3] <sup>6</sup> | [0],[3] <sup>(0)</sup> | ([4],[3] <sup>11</sup> ) <sup>25</sup> | [4],[3] <sup>(11)</sup> | [0],[3] <sup>(0)</sup> | ([4],[3] <sup>11</sup> ) <sup>24</sup> | [4],[3] <sup>(16)</sup> | |---------|------------------|------------------------|----------------------------------------|-------------------------|------------------------|----------------------------------------|-------------------------| | Samples | 18 | 0 | 925 | 37 | 0 | 888 | 52 | | Lines | 6 | 1 | 300 | 12 | 1 | 288 | 17 | Table 4-18: GS2972 SD Audio Group 2 Audio Sample Distribution - 625 line | | [3] <sup>6</sup> | [0],[3] <sup>(1)</sup> | ([4],[3] <sup>11</sup> ) <sup>25</sup> | [4],[3] <sup>(10)</sup> | [0],[3] <sup>(1)</sup> | ([4],[3] <sup>11</sup> ) <sup>24</sup> | [4],[3] <sup>(15)</sup> | |---------|------------------|------------------------|----------------------------------------|-------------------------|------------------------|----------------------------------------|-------------------------| | Samples | 18 | 3 | 925 | 34 | 3 | 888 | 49 | | Lines | 6 | 2 | 300 | 11 | 2 | 288 | 16 | Table 4-19: GS2972 SD Audio Group 3 Audio Sample Distribution - 625 line | | [3] <sup>6</sup> | [0],[3] <sup>(2)</sup> | ([4],[3] <sup>11</sup> ) <sup>25</sup> | [4],[3] <sup>(9)</sup> | [0],[3] <sup>(2)</sup> | ([4],[3] <sup>11</sup> ) <sup>24</sup> | [4],[3] <sup>(14)</sup> | |---------|------------------|------------------------|----------------------------------------|------------------------|------------------------|----------------------------------------|-------------------------| | Samples | 18 | 6 | 925 | 31 | 6 | 888 | 46 | | Lines | 6 | 3 | 300 | 10 | 3 | 288 | 15 | Table 4-20: GS2972 SD Audio Group 4 Audio Sample Distribution - 625 line | | [3] <sup>6</sup> | [0],[3] <sup>(3)</sup> | ([4],[3] <sup>11</sup> ) <sup>25</sup> | [4],[3] <sup>(8)</sup> | [0],[3] <sup>(3)</sup> | ([4],[3] <sup>11</sup> ) <sup>24</sup> | [4],[3] <sup>(13)</sup> | |---------|------------------|------------------------|----------------------------------------|------------------------|------------------------|----------------------------------------|-------------------------| | Samples | 18 | 9 | 925 | 28 | 9 | 888 | 43 | | Lines | 6 | 4 | 300 | 9 | 4 | 288 | 14 | ### 4.7.18 Frame Sequence Detection - HD/3G The GS2972 detects the frame sequence that describes the sample distribution for synchronous audio. The frame sequence is only used in the generation of audio control packets; where the Audio Frame Number (AFN) field describes the position of the current frame within the frame sequence. The GS2972 sets the AFN of the Primary group control packets to zero when the ASXA host interface bit is set for asynchronous audio. The GS2972 sets the AFN of the Primary group control packets to zero, unless the AFNA\_AUTO host interface bit is set to produce automatic AFN generation. The GS2972 sets the AFN of the Secondary group control packets to zero, when the ASXB host interface bit is set for asynchronous audio. The GS2972 sets the AFN of the Secondary group control packets to zero, unless the AFNB\_AUTO host interface bit is set to produce automatic AFN generation. The GS2972 sets the AFN to one when every frame has the same number of samples: Frame Rate 23.976Hz - Each frame has exactly 2002 samples Frame Rate 24.000Hz - Each frame has exactly 2000 samples Frame Rate 25.000Hz - Each frame has exactly 1920 samples Frame Rate 30.000Hz - Each frame has exactly 1600 samples Frame Rate 50.000Hz - Each frame has exactly 960 samples Frame Rate 60.000Hz - Each frame has exactly 800 samples When the frame rate is 29.97Hz, an even number of samples (8008) are distributed over five frames in the following sequence: 1602 1601 1602 1601 1602 When the frame rate is 59.94Hz, an even number of samples (4004) are distributed over five frames in the following sequence: 801 800 801 801 801 The GS2972 sets the AFN field to a number between one and five, depending on where the current frame lies within the sequence. The GS2972 adds the offset specified in the AFN\_OFS host interface field to the generated AFN. The result of the addition wraps around such that the AFN will always be in the range of one to five. #### 4.7.19 ECC Error Detection and Correction The GS2972 generates the error detection and correction fields in the audio data packets. The error detection and correction complies with SMPTE ST 299. #### 4.7.20 Audio Control Packet Insertion - SD The GS2972 embeds audio control packets associated with the Primary Group audio and the Secondary Group audio. The Primary Group audio to be embedded is specified using the IDA[1:0] host interface field (Address 400h). The Secondary Group audio to be embedded is specified using the IDB[1:0] host interface field. The Primary Group audio control packets is embedded as commanded by the CTRA\_ON host interface bit. (Default is ON) The Secondary Group audio control packets is embedded as commanded by the CTRB\_ON host interface bit. (Default is ON) The Primary Group audio control packets is replaced as commanded by the CTR\_AGR host interface bit. (Default is OFF) The Secondary Group audio control packets is replaced as commanded by the CTR\_AGR and ONE\_AGR host interface bits. (Default is OFF) The contents of the Primary Group audio control packet is specified using the following host interface fields: AFNA\_AUTO Primary Group audio frame number generation. EBIT1A Primary Group delay valid flag for channel 1. DEL1A[25:0] Primary Group delay for channel 1. EBIT2A Primary Group delay valid flag for channel 2. DEL2A[25:0] Primary Group delay for channel 2. EBIT3A Primary Group delay valid flag for channel 3. DEL3A[25:0] Primary Group delay for channel 3. EBIT4A Primary Group delay valid flag for channel 4. DEL4A[25:0] Primary Group delay for channel 4. The contents of the Secondary Group audio control packet is specified using the following host interface fields: AFNB\_AUTO Secondary Group audio frame number generation. EBIT1B Secondary Group delay valid flag for channel 1. DEL1B[25:0] Secondary Group delay for channel 1. EBIT2B Secondary Group delay valid flag for channel 2. DEL2B[25:0] Secondary Group delay for channel 2. EBIT3B Secondary Group delay valid flag for channel 3. DEL3B[25:0] Secondary Group delay for channel 3. EBIT4B Secondary Group delay valid flag for channel 4. DEL4B[25:0] Secondary Group delay for channel 4. #### 4.7.21 Audio Control Packet Insertion - HD and 3G $The \,GS2972\,embeds\,audio\,control\,packets\,associated\,with\,the\,Primary\,Group\,audio\,and\,the\,Secondary\,Group\,audio.$ The Primary Group audio to be embedded is specified using the IDA[1:0] host interface field. (Default is 00 in NORMAL mode). The Secondary Group audio to be embedded is specified using the IDB[1:0] host interface field. (Default is 01 in NORMAL mode). The Primary Group audio control packets are embedded as commanded by the CTRA ON host interface bit. (Default is 1). The Secondary Group audio control packets are embedded as commanded by the CTRB ON host interface bit. (Default is 1). The Primary Group audio control packets are replaced as commanded by the CTR\_AGR host interface bit. (Default is 0). The Secondary Group audio control packets are replaced as commanded by the CTR\_AGR and ONE\_AGR host interface bits. (Default is 0). The Primary Group audio control packets are not embedded or replaced unless one or more of the ACT1, ACT2, ACT3 or ACT4 host interface bits are set. The Secondary Group audio control packets are not embedded or replaced unless one or more of the ACT5, ACT6, ACT7 or ACT8 host interface bits are set. The contents of the Primary Group audio control packet is specified using the following host interface fields: AFNA\_AUTO - Primary Group audio frame number auto-generation. ASXA - Primary Group asynchronous mode. DEL1\_2A[25:0] - Primary Group audio delay for channels 1 and 2. DEL3\_4A[25:0] - Primary Group audio delay for channels 3 and 4. The contents of the Secondary Group audio control packet is specified using the following host interface fields: AFNB\_AUTO - Secondary Group audio frame number auto-generation. ASXB - Secondary Group asynchronous mode. DEL1\_2B[25:0] - Secondary Group audio delay for channels 1 and 2. DEL3\_4B[25:0] - Secondary Group audio delay for channels 3 and 4. #### 4.7.22 Audio Data Packet Insertion In Normal Mode, the GS2972 embeds audio data packets into a space where all pre-existing embedded audio data packets have been removed. In Cascade Mode, the GS2972 embeds audio data packets contiguously after all of the pre-existing audio data packets. The GS2972 does not replace any pre-existing audio data packets with new audio packets, even if the new audio packets have the same group number. In this situation, the new audio data packets are appended to the last packet, and there is an illegal mix of different groups using the same group number. This condition will be indicated by the following host interface bits: - MUX\_ERRA: Set in Cascade Mode when Primary Group audio data packets are added to video that already contains audio data packets with the same group number - MUX\_ERRB: Set in Cascade Mode when Secondary Group audio data packets are added to video that already contains audio data packets with the same group number In Group Replacement Mode the GS2972 embeds audio data packets and sorts all of the embedded audio data packets in order of group number. If there are any pre-existing audio data packets with the same group number as the new audio packets, then the pre-existing packets will be replaced. In Group Replacement Mode the GS2972 replaces only the Primary Group audio if the ONE\_AGR host interface bit is set. The GS2972 deletes arbitrary data packets if there is not enough room in the horizontal ancillary data space to embed the selected audio data packets. The GS2972 does not embed audio data packets when there is insufficient room in the horizontal ancillary data space after deleting arbitrary data packets. #### 4.7.22.1 Audio Data Packet Insertion - SD only The GS2972 embeds the audio channels specified by the ACT[8:1] host interface fields. The GS2972 detects and preserves embedded EDH packets. The GS2972 generates extended packets for 24-bit audio when the AUDIO\_24BIT host interface bit is set. #### 4.7.22.2 Blanking Values Following Audio Data Packet Insertion For 3G Level A, Level B dual-stream, and Level B dual-link Y'C' $_{\rm B}$ C' $_{\rm R}$ 4:2:2 10-bit formats, the audio insertion block will insert blanking data in accordance with the original video format. For all other video formats (for example: RGB 4:4:4 10-bit or 12-bit, $Y'C'_BC'_R$ 12-bit), the audio block will insert blanking values of 200h and 040h, which may not match the blanking data of the original format. # 4.7.23 Audio Interrupt Control The GS2972 will assert the interrupt signal when an internal interrupt condition becomes true and the type of interrupt is enabled. The following host interface bits enable the various interrupt sources: Table 4-21: Audio Interrupt Control – Host Interface Bit Description | Bit Name | Description | Bit Address (SD) | Bit Address<br>(HD&3G) | |--------------|------------------------------------------------|------------------|------------------------| | EN_NO_VIDEO | Asserts interrupt when video format is unknown | 40Eh-14 | 80Dh-14 | | EN_ACPG1_DET | Asserts interrupt when ACPG1_DET flag is set | 40Eh-4 | 80Dh-4 | | EN_ACPG2_DET | Asserts interrupt when ACPG2_DET flag is set | 40Eh-5 | 80Dh-5 | | EN_ACPG3_DET | Asserts interrupt when ACPG3_DET flag is set | 40Eh-6 | 80Dh-6 | | EN_ACPG4_DET | Asserts interrupt when ACPG4_DET flag is set | 40Eh-7 | 80Dh-7 | | EN_ADPG1_DET | Asserts interrupt when ADPG1_DET flag is set | 40Eh-0 | 80Dh-0 | | EN_ADPG2_DET | Asserts interrupt when ADPG2_DET flag is set | 40Eh-1 | 80Dh-1 | | EN_ADPG3_DET | Asserts interrupt when ADPG3_DET flag is set | 40Eh-2 | 80Dh-2 | | EN_ADPG4_DET | Asserts interrupt when ADPG4_DET flag is set | 40Eh-3 | 80Dh-3 | | EN_AES_ERRA | Asserts interrupt when AES_ERRA flag is set | 40Eh-8 | 80Dh-8 | | EN_AES_ERRB | Asserts interrupt when AES_ERRB flag is set | 40Eh-9 | 80Dh-9 | | EN_AES_ERRC | Asserts interrupt when AES_ERRC flag is set | 40Eh-10 | 80Dh-10 | | EN_AES_ERRD | Asserts interrupt when AES_ERRD flag is set | 40Eh-11 | 80Dh-11 | | EN_MUX_ERRA | Asserts interrupt when MUX_ERRA flag is set | 40Eh-12 | 80Dh-12 | | EN_MUX_ERRB | Asserts interrupt when MUX_ERRB flag is set | 40Eh-13 | 80Dh-13 | | | | | | By default, the interrupts are all disabled. ## 4.8 ANC Data Insertion Horizontal or vertical ancillary data words may be inserted on up to four different lines per video frame. Up to 512 data words may be inserted per frame with all Data Words - including the ANC packet ADF, DBN, DCNT, DID, SDID and CSUM words - being provided by the user via host interface configuration. The CSUM word is re-calculated and inserted by the ANC Data Checksum Calculation and Insertion function. Note that any value may be used for the CSUM word, provided that it is outside the protected ranges from 000h to 003h and from 3FCh to 3FFh. If a CSUM value in either of these ranges is used, it will not be corrected by the device. The GS2972 does not provide error checking or correction to the ANC data provided by user via the host interface. It is the responsibility of the user to ensure that all data provided for insertion is fully standard compliant. In 3G Level A mode, ancillary data packets are inserted into Data Stream One or Data Stream Two as selected by the host interface. The default insertion will be in Data Stream One. See address 02Dh, STREAM\_TYPE1\_LINE\_X. In 3G Level B mode, ancillary data packets are inserted into the Y or C video stream of Link A or Link B as selected by the user in the host interface. The default insertion will be in the Y video stream of Link A. For Link A or Link B, see Register 02Dh. For Y or C, see Registers 026h, 028h, 02Ah and 02Ch. In HD mode, ANC data packets are inserted into the Y or C video stream, as selected via the host interface. The default insertion will be in the Y stream. For Y or C, see Registers 026h, 028h, 02Ah and 02Ch. In SD mode, the ANC data packets are inserted into the multiplexed CbYCr data stream. ANC data insertion only takes place if the IOPROC\_EN/DIS pin is HIGH and SMPTE BYPASS is HIGH. In addition to this, the GS2972 requires the ANC\_INS bit to be set LOW in the IOPROC register. The ANC\_PACKET\_BANK register (040h - 13Fh) is used to program the ANC data words for ANC data insertion. ## 4.8.1 ANC Insertion Operating Modes User selection of one of the two operating modes is provided through host interface configuration, using the ANC\_INS\_MODE register bit (see Table 4-34: Video Core Configuration and Status Registers). The supported operating modes are Concatenated mode and Separate Line operating mode. By default (at power up or after system reset), the Separate Line operating mode is enabled. Ancillary data packets are programmed into the ANC\_PACKET\_BANK host register at addresses 040h to 13Fh. #### 4.8.1.1 Separate Line Operating Mode In Separate Line mode, it is possible to insert horizontal or vertical ancillary data on up to four lines per video frame. In Separate Line mode, the ANC\_PACKET\_BANK bits are separated in four sections. Each section consists of 64 x 16-bit registers. ANC\_PACKET\_BANK\_1 uses registers 040h to 07Fh. ANC\_PACKET\_BANK\_2 uses registers 080h to 0BFh. ANC\_PACKET\_BANK\_3 uses registers 0C0h to 0FFh. ANC\_PACKET\_BANK\_4 uses registers 100h to 13Fh. HANC or VANC can be specified, independently of each other, on a per-line basis. 025h FIRST\_LINE\_NUMBER, 027h SECOND\_LINE\_NUMBER, 029h THIRD\_LINE\_NUMBER and 02Bh FOURTH\_LINE\_NUMBER. For each of the four video lines, up to 128 x 8-bit HANC or VANC data words can be inserted. Separate Line mode is selected by setting the ANC\_INS\_MODE bit in the host interface LOW. By default, at power up, Separate Line mode is selected. The lines on which ancillary data is to be inserted is programmed in the host register addresses 025h to 02Ch. For HD formats, the stream into which the ancillary data is to be inserted (Luma or Chroma) is also programmed in these register addresses. The non-zero video line numbers on which to insert the ancillary data, the ancillary data type (HANC or VANC), and the total number of words to insert per line must be provided via the host interface (see Section 4.14). At power up, or after system reset, all ancillary data insertion line numbers and total number of words default to zero. If the total number of Data Words specified per line exceeds 128 only the first 128 Data Words will be inserted, the rest will be ignored. The data words are programmed as two 8-bit values per address, starting at host interface address 040h in the ANC\_PACKET\_BANK register (see Table 4-34). The device automatically converts the provided 8-bit Data Words into the 10-bit data, formatted according to SMPTE ST 291 prior to insertion. #### 4.8.1.2 Concatenated Operating Mode In Concatenated mode, it is possible to insert up to 512 8-bit horizontal or vertical ancillary Data Words on one line per video frame. Concatenated Line mode can be selected by setting the ANC\_INS\_MODE bit in the host interface HIGH. By default, at power up, Separate Line mode is selected. In Concatenated mode, only the FIRST\_LINE registers of the host interface need to be programmed (addresses 025h and 026h). See Table 4-34. The non-zero video line number on which to insert the ancillary data, the ancillary data type (HANC or VANC), and the total number of words to insert must be provided via the host interface. At power up, or after system reset, the ancillary data insertion line number and total number of words default to zero. If the total number of data words specified exceeds 512 only the first 512 Data Words will be inserted, the rest will be ignored. The data words are programmed as two 8-bit values per address, starting at host interface address 040h in the ANC\_PACKET\_BANK register. See Table 4-34. The device automatically converts the provided 8-bit data words into the 10-bit data formatted according to SMPTE ST 291 prior to insertion. #### 4.8.2 3G ANC Insertion #### 4.8.2.1 Level A Mode When operating in 3G (RATE\_SEL0 = LOW, RATE\_SEL1 = HIGH) Level A mode, the GS2972 inserts VANC or HANC data packets into Data Stream One (default) or Data Stream Two. The data stream for insertion is selectable for each of the ANC insertion lines selected via the host interface. Data Stream One is selected when the STREAM\_TYPE\_1 bit in the register associated with the insertion line is set LOW (default). Data Stream Two is selected when the STREAM\_TYPE\_1 bit associated with the insertion line is set HIGH. ANC data should be placed in DS1 first in Level A mode, and only in DS2 as an overflow if DS1 is full. Data insertion starts at the first available location in the HANC space following any audio and pre-existing arbitrary data packets. All Data Words identified by the user are inserted in a contiguous fashion starting at the first available data space. HANC data insertion terminates when all Data Words identified by the user have been inserted; or by the start of the four word TRS SAV code, regardless of the number of Data Words actually inserted. The rest of the packet will be ignored. Vertical Ancillary data (VANC), is inserted into the data stream on the video line(s) defined by the user. Data insertion starts at the first active pixel immediately following the last word of the TRS SAV code. All Data Words identified by the user are inserted in a contiguous fashion, starting at the first active pixel. VANC data insertion terminates when all data words identified by the user have been inserted; or by the start of the four word TRS EAV code, regardless of the number of Data Words actually inserted. The total number of Data Words to be inserted and the line number on which the ANC data insertion takes place is provided by the user via the host interface as part of the configuration of the ANC data insertion function. The user data for insertion is provided via the host interface register STREAM\_TYPE\_1 (02Dh). ## 4.8.2.2 Level B Mode When operating in 3G (RATE\_SEL0 = LOW, RATE\_SEL1 = HIGH) Level B mode, the GS2972 inserts VANC or HANC data packets into either the Y or C data stream of Data Stream One (default) or Data Stream Two, as selected by the STREAM\_TYPE\_1 bit in the host interface on a per line basis. By default (at power up or after system reset), all ANC data insertion takes place in the Y data stream of Data Stream One. The user can select between the Y or C data stream for insertion on a per line basis in Separate Line mode. The Y data stream is selected when the STREAM\_TYPE\_0 bit is LOW (default). The C data stream is selected when the STREAM\_TYPE\_0 bit is HIGH. The user can select between the Y or C data stream for insertion on a single line basis in Concatenated mode. The Y data stream is selected when the STREAM\_TYPE\_0 bit is LOW (default). The C data stream is selected when the STREAM\_TYPE\_0 bit is HIGH. Horizontal Ancillary data (HANC), is inserted into the Y or C data stream on the video line(s) defined by the user. Data insertion starts at the first available location in the HANC space following any audio and pre-existing arbitrary data packets. All Data Words identified by the user are inserted in a contiguous fashion, starting at the first available data space. HANC data insertion terminates when all Data Words identified by the user have been inserted; or by the start of the four word TRS SAV code, regardless of the number of data words actually inserted. Vertical Ancillary data (VANC), is inserted into the Y or C data stream on the video line(s) defined by the user. Data insertion starts at the first active pixel immediately following the last word of the TRS SAV code. All Data Words identified by the user are inserted in a contiguous fashion starting at the first active pixel. VANC data insertion terminates when all Data Words identified by the user have been inserted; or by the start of the four word TRS EAV code, regardless of the number of Data Words actually inserted. The total number of data words to be inserted and line number on which ANC data insertion takes place is provided by the user via the host interface as part of the configuration of the ANC data insertion function. The user data for insertion is provided via the host interface. STREAM\_TYPE\_1 = address 02Dh, STREAM\_TYPE\_0 for the four lines of insertion is at addresses 026h (bit 14), 028h (bit 14), 02Ah (bit 14) and 02Ch (bit 14). #### 4.8.3 HD ANC Insertion When operating in HD mode (RATE\_SEL0 = LOW, RATE\_SEL1 = LOW), the GS2972 inserts VANC or HANC data packets into either the Y data stream or C data stream. By default (at power up or after system reset), all ANC data insertion takes place in the Y data stream. The user can select between Y or C data stream for insertion on a per line basis in Separate Line mode. The Y data stream is selected when the STREAM\_TYPE\_0 bit is LOW (default). The C data stream is selected when the STREAM\_TYPE\_0 bit is HIGH. The user can select between Y or C data stream for insertion on a single line basis in Concatenated mode. The Y data stream is selected when the STREAM\_TYPE\_0 bit is LOW (default). The C data stream is selected when the STREAM\_TYPE\_0 bit is HIGH. Horizontal Ancillary data (HANC), is inserted into the Y or C data stream on the video line(s) defined by the user. Data insertion starts at the first available location in the HANC space, following any audio and pre-existing arbitrary data packets. All Data Words identified by the user are inserted in a contiguous fashion starting at the first available data space. HANC data insertion terminates when all Data Words identified by the user have been inserted; or by the start of the four word TRS SAV code, regardless of the number of Data Words actually inserted. Vertical Ancillary data (VANC), is inserted into the Y or C data stream on the video line(s) defined by the user. Data insertion starts at the first active pixel immediately following the last word of the TRS SAV code. All Data Words identified by the user are inserted in a contiguous fashion, starting at the first active pixel. VANC data insertion terminates when all Data Words identified by the user have been inserted; or by the start of the four word TRS EAV code, regardless of the number of Data Words actually inserted. The total number of Data Words to be inserted and the line number on which ANC data insertion takes place is provided by the user via the host interface as part of the configuration of the ANC data insertion function. The user data for insertion is provided via host interface configuration. STREAM\_TYPE\_1 = address 02Dh, STREAM\_TYPE\_0 for the four lines of insertion is at addresses 026h (bit 14), 028h (bit 14), 02Ah (bit 14) and 02Ch (bit 14). #### 4.8.4 SD ANC Insertion When operating in SD mode (RATE\_SEL0 = HIGH), the GS2972 inserts VANC or HANC data packets into the multiplexed CbYCr data stream. Horizontal Ancillary data (HANC), is inserted on the video line(s) defined by the user. Data insertion starts at the first available location in the HANC space following any audio and pre-existing arbitrary data packets. All Data Words identified by the user are inserted in a contiguous fashion, starting at the first available data space. HANC data insertion terminates when all Data Words identified by the user have been inserted; or by the start of the four word TRS SAV code, regardless of the number of Data Words actually inserted. For the case where HANC data insertion is required on the same line as the EDH packet, data insertion is terminated by the start of the EDH packet, regardless of the number of Data Words actually inserted. Vertical Ancillary data (VANC), is inserted into the data stream on the video line(s) defined by the user. Data insertion starts at the first active Cb pixel immediately following the last word of the TRS SAV code. All data words identified by the user are inserted in a contiguous fashion, starting at the first active pixel. VANC data insertion terminates when all Data Words identified by the user have been inserted; or by the start of the four word TRS EAV code, regardless of the number of Data Words actually inserted. The total number of data words to be inserted and the line number on which ANC data insertion takes place is provided by the user via the host interface as part of the configuration of the ANC data insertion function. The user data for insertion is provided via host interface configuration. STREAM\_TYPE\_1 = address 02Dh, STREAM\_TYPE\_0 for the four lines of insertion is at addresses 026h (bit 14), 028h (bit 14), 02Ah (bit 14) and 02Ch (bit 14). # 4.9 Additional Processing Functions The GS2972 contains a number of signal processing features. These features are only enabled in SMPTE mode of operation ( $\overline{\text{SMPTE\_BYPASS}}$ = HIGH), and when I/O processing is enabled (IOPROC\_EN/ $\overline{\text{DIS}}$ = HIGH). Signal processing features include: - TRS generation and insertion - Line number calculation and insertion - Line based CRC calculation and insertion - Illegal code re-mapping - SMPTE ST 352 payload identifier packet insertion - ANC checksum calculation and correction - EDH generation and insertion - Audio Embedding - SMPTE ST 372 conversion To enable these features in the GS2972, the SMPTE\_BYPASS pin must be HIGH, the IOPROC\_EN/DIS pin must be HIGH and the individual feature must be enabled via bits set in the IOPROC register of the host interface. By default, all of the processing features are enabled, except for SMPTE ST 372 conversion. #### 4.9.1 Video Format Detection By using the timing parameters extracted from the received TRS signals, or the supplied external timing signals, the GS2972 calculates the video format. The total samples per line, active samples per line, total lines per field/frame, and active lines per field/frame are measured and reported to the user via the four RASTER\_STRUC\_X registers in the host interface. These line and sample count registers are updated once per frame at the end of line 12. The RASTER\_STRUC\_X registers also contain two status bits: STD\_LOCK and INT/PROG. The STD\_LOCK bit is set HIGH whenever the automatic video format detection circuit has achieved full synchronization. The INT/PROG bit is set LOW if the detected video standard is Progressive, and is set HIGH if the detected video standard is Interlaced. The Gennum video standard code (VD\_STD), as used in the GS2972, GS1582 and GS1572, is included in Table 4-22 for reference purposes. **Table 4-22: Supported Video Standards** | SMPTE<br>STANDARD | ACTIVE<br>VIDEO<br>AREA | LENGTH<br>OF<br>HANC | LENGTH<br>OF ACTIVE<br>VIDEO | TOTAL<br>SAMPLES | SMPTE<br>ST 352<br>LINES | Gennum<br>VD_STD<br>[4:0] | RATE_<br>SEL1 | |-------------------|---------------------------------------------|----------------------|------------------------------|------------------|--------------------------|---------------------------|---------------| | ST 428.1 | 2048x1080/24 (1:1) | 690 | 2048 | 2750 | 10 | 1Ch | 1 | | ST 428.1 | 2048x1080/25 (1:1) | 580 | 2048 | 2640 | 10 | 1Ch | 1 | | ST 425 (3G) | 1920x1080/60 (1:1) | 268 | 1920 | 2200 | 10 (18) <sup>1</sup> | 0Bh | 1 | | 4:2:2 | 1920x1080/50 (1:1) | 708 | 1920 | 2640 | 10 (18) <sup>1</sup> | 0Dh | 1 | | | 1920x1080/60 (2:1) or<br>1920x1080/30 (PsF) | 268 <sup>2</sup> | 1920 <sup>2</sup> | 2200 | 10, 572 | 0Ah | 1 | | | 1920x1080/50 (2:1) or<br>1920x1080/25 (PsF) | 708 <sup>2</sup> | 1920 <sup>2</sup> | 2640 | 10, 572 | 0Ch | 1 | | | 1280x720/60 (1:1) | 358 <sup>2</sup> | 1280 <sup>2</sup> | 1650 | 10 (13) <sup>1</sup> | 00h | 1 | | ST 425 (3G) | 1280x720/50 (1:1) | 688 <sup>2</sup> | 1280 <sup>2</sup> | 1980 | 10 (13) <sup>1</sup> | 04h | 1 | | 4:4:4 | 1920x1080/30 (1:1) | 268 <sup>2</sup> | 1920 <sup>2</sup> | 2200 | 10 (18) <sup>1</sup> | 0Bh | 1 | | | 1920x1080/25 (1:1) | 708 <sup>2</sup> | 1920 <sup>2</sup> | 2640 | 10 (18) <sup>1</sup> | 0Dh | 1 | | | 1280x720/25 (1:1) | 2668 <sup>2</sup> | 1280 <sup>2</sup> | 3960 | 10 (13) <sup>1</sup> | 06h | 1 | | | 1920x1080/24 (1:1) | 818 <sup>2</sup> | 1920 <sup>2</sup> | 2750 | 10 (18) <sup>1</sup> | 10h | 1 | | | 1280x720/24 (1:1) | 2833 <sup>2</sup> | 1280 <sup>2</sup> | 4125 | 10 (13) <sup>1</sup> | 08h | 1 | | ST 260 (HD) | 1920x1035/60 (2:1) | 268 | 1920 | 2200 | 10, 572 | 15h | 0 | | ST 295 (HD) | 1920x1080/50 (2:1) | 444 | 1920 | 2376 | 10, 572 | 14h | 0 | | | 1920x1080/60 (2:1) or<br>1920x1080/30 (PsF) | 268 | 1920 | 2200 | 10, 572 | 0Ah | 0 | | | 1920x1080/50 (2:1) or<br>1920x1080/25 (PsF) | 708 | 1920 | 2640 | 10, 572 | 0Ch | 0 | | | 1920x1080/30 (1:1) | 268 | 1920 | 2200 | 10 (18) <sup>1</sup> | 0Bh | 0 | | | 1920x1080/25 (1:1) | 708 | 1920 | 2640 | 10 (18) <sup>1</sup> | 0Dh | 0 | | ST 274 (HD) | 1920x1080/24 (1:1) | 818 | 1920 | 2750 | 10 (18) <sup>1</sup> | 10h | 0 | | | 1920x1080/24 (PsF) | 818 | 1920 | 2750 | 10, 572 | 11h | 0 | | | 1920x1080/25 (1:1) – EM | 324 | 2304 | 2640 | 10 (18) <sup>1</sup> | 0Eh | 0 | | | 1920x1080/25 (PsF) – EM | 324 | 2304 | 2640 | 10, 572 | 0Fh | 0 | | | 1920x1080/24 (1:1) – EM | 338 | 2400 | 2750 | 10 (18) <sup>1</sup> | 12h | 0 | | | 1920x1080/24 (PsF) – EM | 338 | 2400 | 2750 | 10, 572 | 13h | 0 | | | | | | | | | | **Table 4-22: Supported Video Standards (Continued)** | SMPTE<br>STANDARD | ACTIVE<br>VIDEO<br>AREA | LENGTH<br>OF<br>HANC | LENGTH<br>OF ACTIVE<br>VIDEO | TOTAL<br>SAMPLES | SMPTE<br>ST 352<br>LINES | Gennum<br>VD_STD<br>[4:0] | RATE_<br>SEL1 | |-------------------|-------------------------------------------------|----------------------|------------------------------|------------------|--------------------------|---------------------------|---------------| | | 1280x720/30 (1:1) | 2008 | 1280 | 3300 | 10 (13) <sup>1</sup> | 02h | 0 | | | 1280x720/30 (1:1) – EM | 408 | 2880 | 3300 | 10 (13) <sup>1</sup> | 03h | 0 | | | 1280x720/50 (1:1) | 688 | 1280 | 1980 | 10 (13) <sup>1</sup> | 04h | 0 | | | 1280x720/50 (1:1) – EM | 240 | 1728 | 1980 | 10 (13) <sup>1</sup> | 05h | 0 | | CT 20C (UD) | 1280x720/25 (1:1) | 2668 | 1280 | 3960 | 10 (13) <sup>1</sup> | 06h | 0 | | ST 296 (HD) | 1280x720/25 (1:1) – EM | 492 | 3456 | 3960 | 10 (13) <sup>1</sup> | 07h | 0 | | | 1280x720/24 (1:1) | 2833 | 1280 | 4125 | 10 (13) <sup>1</sup> | 08h | 0 | | | 1280x720/24 (1:1) – EM | 513 | 3600 | 4125 | 10 (13) <sup>1</sup> | 09h | 0 | | | 1280x720/60 (1:1) | 358 | 1280 | 1650 | 10 (13) <sup>1</sup> | 00h | 0 | | | 1280x720/60 (1:1) – EM | 198 | 1440 | 1650 | 10 (13) <sup>1</sup> | 01h | 0 | | | 1440x487/60 (2:1)<br>(Or dual link progressive) | 268 | 1440 | 1716 | 13, 276 | 16h | Х | | ST 125 (SD) | 1440x507/60 (2:1) | 268 | 1440 | 1716 | 13, 276 | 17h | Х | | | 525-line 487 generic | - | - | 1716 | 13, 276 | 19h | х | | | 525-line 507 generic | _ | = | 1716 | 13, 276 | 1Bh | х | | ITU-R BT.656 | 1440x576/50 (2:1)<br>(Or dual link progressive) | 280 | 1440 | 1728 | 9, 322 | 18h | Х | | (SD) _ | 625-line generic (EM) | - | - | 1728 | 9, 322 | 1Ah | Х | | Unknown HD | RATE_SEL0 = 0 | | - | | _ | 1Dh | | | Unknown SD | RATE_SEL0 = 1 | - | - | _ | _ | 1Eh | Х | | Unknown 3G | RATE_SEL0 = 0 | - | - | - | _ | 1Fh | 1 | #### Notes: By default (at power up or after system reset), the four RASTER\_STRUC\_X, STD\_LOCK and INT/PROG registers are set to zero. These registers are also cleared when the SMPTE\_BYPASS pin is LOW, or the LOCKED pin is LOW. **Note 1:** The Line Numbers in brackets refer to Version zero SMPTE ST 352 packet locations, if they are different from the Version one locations. **Note 2:** 3G formats cannot be fully determined from these measurements. Their detailed information will be derived from SMPTE ST 352 packets, which must be in the video stream as a mandatory requirement of the SMPTE ST 424 specification, as described below. <sup>1.</sup> The Line Numbers in brackets refer to version zero SMPTE ST 352 packet locations, if they are different from version 1. <sup>2.</sup> The part may provide full or limited functionality with standards that are not included in this table. Please consult a Semtech technical representative. #### 4.9.2 3G Format Detection Format detection is more difficult for 3G signals, as there are two levels of signal (Level A and Level B) and multiple mappings within each level. Timing information is not sufficient to fully decode the video format. For this reason SMPTE ST 352 video payload identifier packets are mandatory for all SMPTE ST 424 serial signals. **Note:** The only exception is when the SMPTE ST 425 mapping is Level B twin SMPTE ST 292 streams, and one or both of the SMPTE ST 292 streams carries HD-SDTI data. In this case the HD-SDTI header packets are used for payload identification. #### 4.9.2.1 Level A and Level B Signals: The GS2972 uses SMPTE ST 352 packets to determine the video format. The SMPTE ST 352 packets used for format detection will either be: - When the 352\_INS (address 000h bit 6) bit is LOW, then if either bit 6 or 7 of address 20Ah are HIGH, the format is 3G Level B. If both are LOW, then it will look at the information programmed at address 00Ah VIDEO\_FORMAT\_OUT\_DS1\_X. See SMPTE ST 425 Standard for details. - When the bit is HIGH, the format is 3G Level A. Extraction of SMPTE ST 352 packets cannot be done in 3G Level B. The GS2972 uses the programmed SMPTE ST 352 packets if the 352\_INS register bit in the IOPROC register is HIGH. If there are no SMPTE ST 352 packets embedded in the input signal, and the user does not embed SMPTE ST 352 packets from the host interface, the GS2972 assumes an input signal of 1080p/50 or 1080p/59.94. The GS2972 uses information from the RASTER\_STRUC\_X registers to select between these two frame rates. For Level B inputs, the GS2972 does not extract the SMPTE ST 352 packets from the parallel input. The only source of SMPTE ST 352 packets in Level B mode, to be used for format detection and for embedding in the output data streams, is from the user programmed registers in the host interface. **Note:** If proper SMPTE video is applied and then removed from the input, the device does not flag that the H\_LOCK, V\_LOCK, VD\_SDT etc. has changed (been lost). This is the case for either TRS detect or HVF modes. This problem occurs only when the video data is removed, but not the PCLK. Usually, when a video signal is removed, it includes the clock, the video data, as well as the H, V, F as a whole. So the scenario is not likely to occur. ### 4.9.3 ANC Data Blanking The GS2972 can blank the video input data during the H and V blanking periods. This function will be enabled by setting the ANC\_BLANK pin LOW. This function is only available when the device is operating in SMPTE mode (SMPTE\_BYPASS = HIGH). In this mode, input video data in the horizontal and vertical blanking periods will be replaced by SMPTE compliant blanking values. The blanking function will operate only on the video input signal and will remove all ancillary data already embedded in the input video stream. In SD mode, SAV and EAV code words already embedded in the input video stream will be protected and will not be blanked. In HD and 3G modes, SAV and EAV code words, line numbers and line based CRC's already embedded in the input video stream will be protected and will not be blanked. The above two statements are really implementation specific, and are provided only to ensure that the "Detect TRS" function for timing generation is supported by the device, even when the blanking function is enabled. From a system perspective, use of the input blanking function is not recommended unless TRS, line number and CRC generation and insertion functions are enabled. The active image area will not be blanked. The input blanking function will not blank any of the ancillary data, TRS words, line numbers, CRC's, EDH, SMPTE ST 352 payload identifiers or audio control and data packets inserted by the device itself. #### 4.9.4 ANC Data Checksum Calculation and Insertion The GS2972 calculates checksums for all detected ancillary data packets and audio data presented to the device. ANC data checksum insertion only takes place if the IOPROC\_EN/DIS pin is HIGH, the SMPTE\_BYPASS is HIGH and the ANC\_CSUM\_INS bit is set LOW in the IOPROC register. **Note:** The device will correct any CSUM value outside the protected ranges from 000h to 003h and from 3FCh to 3FFh. If a CSUM value in either of these ranges is presented to the device, it will not be corrected. #### 4.9.5 TRS Generation and Insertion The GS2972 is capable of generating and inserting TRS codes. TRS word generation and insertion are performed in accordance with the timing parameters generated by the timing circuits, which is locked to the externally provided H:V:F or CEA-861 signals, or the TRS signals embedded in the input data stream. The GS2972 will overwrite the TRS signals if they're already embedded. When a 3G Level A signal is applied to the GS2972, and when the CONV\_372 (bit 9 address 000h) is set LOW (Level A to Level B conversion), TRS will be inserted according to 3G Level B format. 10-bit TRS code words are inserted at all times. The insertion of TRS ID words only take place if the IOPROC\_EN/ $\overline{\text{DIS}}$ pin is HIGH and the $\overline{\text{SMPTE\_BYPASS}}$ pin is HIGH. In addition to this, the GS2972 requires the TRS\_INS bit to be set LOW in the IOPROC register. If the TIM\_861 pin is HIGH, then the timing circuits are locked to CEA-861 timing. #### 4.9.6 HD and 3G Line Number Calculation and Insertion The GS2972 is capable of line number generation and insertion, in accordance with the relevant HD video standard, as determined by the automatic video standard detector. Line numbers are inserted into both the Y and C channels. **Note:** Line number generation and insertion only occurs in HD and 3G modes (RATE\_SEL0 = LOW). The insertion of line numbers only take place if the IOPROC\_EN/ $\overline{DIS}$ pin is HIGH and $\overline{SMPTE\_BYPASS}$ pin is HIGH. In addition to this, the GS2972 requires the LNUM\_INS bit to be set LOW in the IOPROC register. ### 4.9.7 Illegal Code Re-Mapping The GS2972 detects and corrects illegal code words within the active picture area. All codes within the active picture (outside the horizontal and vertical blanking periods), between the values of 3FCh and 3FFh are re-mapped to 3FBh. All codes within the active picture area between the values of 000h and 003h are remapped to 004h. 8-bit TRS code words are re-mapped to 10-bit values. The illegal code re-mapping will only take place if the IOPROC\_EN/ $\overline{\text{DIS}}$ pin is HIGH and $\overline{\text{SMPTE\_BYPASS}}$ is HIGH. In addition to this, the GS2972 requires the ILLEGAL\_WORD\_REMAP bit to be set LOW in the IOPROC register. **Note:** Due to the architecture of the GS2972 serializer, illegal code words appearing in the middle of a line that look like TRS sequences will be treated as such by the device. For example, any sequence in the middle of a line that produces 3FFh 000h 000h followed by another 10-bit word will be treated as a TRS, even if that following word does not match the XYZh code words allowed by SMPTE. To avoid this issue, any groupings of words that look like TRS sequence must be kept out of the active picture portion of the video line or it will not be remapped. ### 4.9.8 SMPTE ST 352 Payload Identifier Packet Insertion When enabled by the SMPTE\_352M\_INS bit in the IOPROC register, new SMPTE ST 352 payload identifier packets are inserted into the data stream. These packets are supplied by the user via the host interface. Setting the SMPTE\_352M\_INS bit LOW enables this insertion. The device will automatically calculate the checksum and generate Version One compliant ST 352 ancillary data preambles: DID, SDID, DBN, DC. The SMPTE ST 352 packet is inserted into the data stream according to the line number and sample position rules defined in the 2002 standard. For HDTV video systems the SMPTE ST 352 packet is placed in the Y channel only. By default (at power up or after system reset), the four VIDEO\_FORMAT\_IN\_DS1 registers and the four VIDEO\_FORMAT\_OUT\_DS1 registers are set to zero. #### 4.9.8.1 3G SMPTE ST 352 Payload Identifier Packet Insertion When enabled by the SMPTE\_352M\_INS bit in the IOPROC register (000h), new SMPTE ST 352 payload identifier packets are inserted into the data streams. Setting this bit LOW enables insertion. Insertion of SMPTE ST 352 packets into each data stream is controlled by the status format describing bit, SDTI\_TDM\_DS1 and SDTI\_TDM\_DS2 for Data Stream One and Data Stream Two. If SDTI\_TDM\_DS1 (default LOW) is set HIGH by the user, the GS2972 does not insert SMPTE ST 352 packets into Data Stream One. Similarly, SMPTE ST 352 packets are inserted in Data Stream Two only if SDTI\_TDM\_DS2 is set LOW. This allows the user to individually disable SMPTE ST 352 packets where the data stream is carrying an HD-SDTI or TDM signal, which must not have SMPTE ST 352 packets embedded. **Note:** The user must ensure that there is sufficient space in the horizontal blanking interval for the insertion of the SMPTE ST 352 packets. If the FIRST\_AVAIL\_POSITION bit in the host interface registers is set HIGH (by default), the SMPTE ST 352 packets are inserted in the first available position following any existing ancillary data. If the FIRST\_AVAIL\_POSITION CSR bit is set LOW, then the packets are inserted immediately after the EAV/CRC1. If the first available position is HIGH and there is insufficient space, ST 352 packets will not be inserted. If there are pre-existing ST 352 packets, they will be overwritten, independent of the setting of the FIRST\_AVAIL\_POSITION CSR bit. ### 4.9.9 Line Based CRC Generation and Insertion (HD/3G) When operating in HD mode (RATE\_SEL0 pin = LOW, RATE\_SEL1 pin = LOW), the GS2972 generates and inserts line based CRC words into both the Y and C channels of the data stream. When operating in 3G (RATE\_SEL0 pin = LOW, RATE\_SEL1 pin = HIGH) Level A mode, the GS2972 generates and inserts line based CRC words into both Data Stream One and Data Stream Two. When operating in 3G (RATE\_SEL0 pin = LOW, RATE\_SEL1 pin = HIGH) Level B mode, the GS2972 generates and inserts line based CRC words into both Y and C channels of both Link A and Link B. The line based CRC insertion only takes place if the IOPROC\_EN/ $\overline{\text{DIS}}$ pin is HIGH and $\overline{\text{SMPTE\_BYPASS}}$ is HIGH. In addition to this, the GS2972 requires the EDH\_CRC\_INS bit to be set LOW in the IOPROC register. ### 4.9.10 EDH Generation and Insertion When operating in SD mode, the GS2972 generates and inserts EDH packets into the data stream. The EDH packet generation and insertion only takes place if the IOPROC\_EN/ $\overline{DIS}$ pin is HIGH, $\overline{SMPTE\_BYPASS}$ pin is HIGH, the RATE\_SEL0 pin is HIGH and the EDH\_CRC\_INS bit is set LOW in the IOPROC register. Calculation of both Full Field (FF) and Active Picture (AP) CRCs is carried out by the device. EDH error flags EDH, EDA, IDH, IDA and UES for ancillary data, full field and active picture are also inserted. - When the EDH\_CRC\_UPDATE bit of the host interface is set LOW, these flags are sourced from the ANC\_EDH\_FLAG, FF\_EDH\_FLAG and AP\_EDH\_FLAG registers of the device, where they are programmed by the application layer - When the EDH\_CRC\_UPDATE bit of the host interface is set HIGH, incoming EDH flags are preserved and inserted in the outgoing EDH packets. In this mode the ANC\_EDH\_FLAG, FF\_EDH\_FLAG and AP\_EDH\_FLAG registers contain the incoming EDH flags, and will be read only The GS2972 generates all of the required EDH packet data including all ancillary data preambles: DID, DBN, DC, reserved code words and checksum. The prepared EDH packet is inserted at the appropriate line of the video stream (in accordance with RP165). The start pixel position of the inserted packet is based on the SAV position of that line, such that the last byte of the EDH packet (the checksum) is placed in the sample immediately preceding the start of the SAV TRS word. **Note 1:** When the EDH\_CRC\_UPDATE bit of the host interface is set LOW, it is the responsibility of the application interface to ensure that the EDH flag registers are updated regularly (once per field). **Note 2:** It is also the responsibility of the application interface to ensure that there is sufficient space in the horizontal blanking interval for the EDH packet to be inserted. ### 4.9.11 GS2972 3G/HD HANC Space Considerations when Embedding Audio Standards having more than 1024 HANC words in the blanking can potentially re-transmit pre-embedded packets twice in CASCADE or AGR modes. Here is the list of standards at risk: $(1920 \times 1080/24/1:1, 444) = 1648$ words in HANC $(2048 \times 1080/25/1:1, 444) = 1172$ words in HANC $(2048 \times 1080/24/1:1, 444) = 1392$ words in HANC (1280x720/24/1:1, 444) = 5678 words in HANC (1280x720/23.98/1:1,444) = 5678 words in HANC (1280x720/25/1:1, 444) = 5348 words in HANC (1280x720/50/1:1, 444) = 1388 words in HANC $(1920 \times 1080 / 23.98 / 1:1, 444) = 1648$ words in HANC $(1920 \times 1080 / 50 / 2:1, 444) = 1428$ words in HANC (1920x1080/25/1:1, 444) = 1428 words in HANC (1920x1080/25/PsF, 444) = 1428 words in HANC (1280x720/30/1;1,422) = 2008 words in HANC (1280x720/29.97/1:1, 422) = 2008 words in HANC (1280x720/25/1:1, 422) = 2668 words in HANC (1280x720/24/1:1, 422) = 2833 words in HANC (1280x720/23.98/1:1, 422) = 2833 words in HANC **Note:** For all of the standards listed above, Semtech recommends using the GS2972 as the source of any ancillary data packets. If packets already exist in the video coming in to the GS2972, Semtech recommends deleting all ANC packets if this problem is to be avoided. #### 4.9.12 SMPTE ST 372 Conversion When the IOPROC\_EN/ $\overline{\rm DIS}$ pin is HIGH and the CONV\_372 bit in the IOPROC register is LOW, the GS2972 converts SMPTE ST 425 Level A mapping 1 (1080P 4:2:2) to Level B SMPTE ST 372 dual link prior to serialization. # 4.9.13 Processing Feature Disable The GS2972 contains an IOPROC register. This register contains one bit for each processing feature, allowing the user to enable/disable each process individually. By default (at power up or after system reset), all of the IOPROC register bits are LOW, except for the SMPTE ST 372 conversion. To disable an individual processing feature, the application interface must set the corresponding bit HIGH in the IOPROC register. To enable these features, the IOPROC\_EN/ $\overline{\text{DIS}}$ pin must be HIGH, and the individual feature must be enabled by setting bits LOW in the IOPROC register of the host interface. The I/O processing functions supported by the GS2972 are shown in Table 4-25 below. **Table 4-23: IOPROC Register Bits** | I/O Processing Feature | IOPROC Register Bit | |-----------------------------------------|---------------------------------| | TRS insertion | TRS_INS (000h Bit 0) | | Y and C line number insertion | LNUM_INS (000h Bit 1) | | Y and C line based CRC insertion | CRC_INS (000h Bit 2) | | Ancillary data checksum correction | ANC_CSUM_INS (000h Bit 3) | | EDH CRC error calculation and insertion | EDH_ CRC_INS (000h Bit 4) | | Illegal word re-mapping | ILLEGAL_WORD_REMAP (000h Bit 5) | | SMPTE ST 352 packet insertion | SMPTE_352M_INS (000h Bit 6) | | SMPTE ST 372 conversion | CONV_372 (000h Bit 9) | | Audio embedding | AUDIO_EMBED (000h Bit 10) | www.semtech.com ### 4.10 SMPTE ST 352 Data Extraction If there are no SMPTE ST 352 packets embedded in the input signal, the GS2972 will raise an error flag in the "NO\_352\_ERR" bit. If there are ST 352 packets present in the stream, the GS2972 reports the extracted SMPTE ST 352 packets in the VIDEO\_FORMAT\_352\_IN registers in the host interface. The user can use this information, along with the RASTER\_STRUC\_X registers, to determine the video format. If there is a conflict between the numbers in the RASTER\_STRUC\_X registers and the format defined in the SMPTE ST 352 packets, the GS2972 will raise a TIMING\_ERR flag via the host interface. **Note:** SMPTE ST 352 packets will not be present in an HD-SDTI input stream, and will not be embedded in an output HD-SDTI serial stream. This is controlled by the user as described in Section 4.9.8.1. By default (at power up or after system reset), the VIDEO\_FORMAT\_352\_IN registers are set to zero (undefined video format). These registers are also cleared when the SMPTE\_BYPASS pin is set LOW, or the LOCKED pin is LOW. The SMPTE ST 352 packet should be received once per field for interlaced systems and once per frame for progressive video systems. If the packet is not received for two complete video frames, the VIDEO\_FORMAT\_352\_IN registers are cleared to zero. Table 4-24: SMPTE ST 352 Packet Data | Register Name | Bit | Bit Name | Description | | Default | |--------------------------------|------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------|---|---------| | VIDEO_FORMAT_352_IN_WORD_2 | 15-8 | VIDEO_FORMAT_IN_<br>DS1_4<br>(Byte 4) | Data will be available in this register when Video Payload Identification Packets are detected in the data stream. | R | 0 | | VIDEO_FORIVIAI_332_IN_WORD_2 | 7-0 | VIDEO_FORMAT_IN_<br>DS1_3<br>(Byte 3) | Data will be available in this register when Video Payload Identification Packets are detected in the data stream. | R | 0 | | VIDEO_FORMAT_352_IN_WORD_1 | 15-8 | VIDEO_FORMAT_IN_<br>DS1_2<br>(Byte 2) | Data will be available in this register when Video Payload Identification Packets are detected in the data stream. | R | 0 | | VIDEO_I ONIVIAI_JJZ_IN_VVOND_I | 7-0 | VIDEO_FORMAT_IN_<br>DS1_1<br>(Byte 1) | Data will be available in this register when Video Payload Identification Packets are detected in the data stream. | R | 0 | | VIDEO_FORMAT_352_IN_WORD_4 | 15-8 | VIDEO_FORMAT_IN_<br>DS2_4<br>(Byte 4) | Data will be available in this register when Video Payload Identification Packets are detected in the data stream. | R | 0 | | VIDEO_FORIVIAT_332_IN_WORD_4 | 7-0 | VIDEO_FORMAT_IN_<br>DS2_3<br>(Byte 3) | Data will be available in this register when Video Payload Identification Packets are detected in the data stream. | R | 0 | | VIDEO_FORMAT_352_IN_WORD_3 | 15-8 | VIDEO_FORMAT_IN_<br>DS2_2<br>(Byte 2) | Data will be available in this register when Video Payload Identification Packets are detected in the data stream. | R | 0 | | VIDEO_1 ONIVIAI_332_IN_VVORD_3 | 7-0 | VIDEO_FORMAT_IN_<br>DS2_1<br>(Byte 1) | Data will be available in this register when Video Payload Identification Packets are detected in the data stream. | R | 0 | ### 4.11 Serial Clock PLL An internal VCO provides the transmission clock rates for the GS2972. The power supply to the VCO is provided to the VCO\_VDD/VCO\_GND pins of the device. This VCO is locked to the input PCLK via an on-chip PLL and Charge Pump. Internal division ratios for the PCLK are determined by the setting of the RATE\_SEL0 pin, the RATE\_SEL1 pin and the 20BIT/10BIT pin as shown in Table 4-25: **Table 4-25: PCLK and Serial Digital Clock Rates** | E | xternal Pin Settir | Supplied | Serial Digital | | |-----------|--------------------|-------------|-------------------------------------|-----------------------------| | RATE_SEL0 | RATE_SEL1 | 20BIT/10BIT | PCLK Rate | Output Rate | | LOW | HIGH | HIGH | 148.5 or<br>148.5/1.001MHz | 2.97 or<br>2.97/1.001 Gb/s | | LOW | HIGH | LOW | 148.5 or<br>148.5/1.001MHz<br>(DDR) | 2.97 or<br>2.97/1.001 Gb/s | | LOW | LOW | HIGH | 74.25 or<br>74.25/1.001MHz | 1.485 or<br>1.485/1.001Gb/s | | LOW | LOW | LOW | 148.5 or<br>148.5/1.001MHz | 1.485 or<br>1.485/1.001Gb/s | | HIGH | Х | HIGH | 13.5MHz | 270Mb/s | | HIGH | LOW | LOW | 27MHz | 270Mb/s | As well as generating the serial digital output clock signals, the PLL is also responsible for generating all internal clock signals required by the device. ### 4.11.1 PLL Bandwidth Table 4-26 shows the GS2972 PLL loop bandwidth variations. PLL bandwidth is a function of the external loop filter resistor and the charge pump current. We recommend using a $200\Omega$ loop filter resistor, however, this value can be varied from $100\Omega$ to $380\Omega$ , depending on application. Values other than $200\Omega$ are not guaranteed. As the resistor is changed, the bandwidth will scale proportionately (for example, a change from a $200\Omega$ to $300\Omega$ resistor will cause a 50% increase in bandwidth). The charge pump current is preset to $100\mu$ A and should not be changed. The external loop filter capacitor does not affect the PLL loop bandwidth. The external loop filter capacitor affects PLL loop settling time, phase margin and noise. It is selectable from $1\mu$ F to $33\mu$ F. However, it should be kept at $10\mu$ F for optimal performance. A smaller capacitor results in shorter lock time but less stability. A larger capacitor results in longer lock time but more stability. Narrower loop bandwidths require a larger capacitor to be stable. In other words, a small loop filter resistor requires a larger loop capacitor. Table 4-26: GS2972 PLL Bandwidth | Mode | PCLK Frequency<br>(MHz) | Filter Resistor<br>(Ω) | Charge Pump<br>Current (μA) | Bandwidth<br>(kHz) | |------|-------------------------|------------------------|-----------------------------|--------------------| | SD | 13.50 | 200 | 100 | 4.78 | | SD | 27.00 | 200 | 100 | 9.57 | | HD | 74.25 | 200 | 100 | 26.32 | | HD | 148.50 | 200 | 100 | 52.63 | | 3G | 148.50 | 200 | 100 | 52.63 | ### 4.11.2 Lock Detect The Lock Detect block controls the serial digital output signal and indicates to the application layer the lock status of the device. The LOCKED output pin is provided to indicate the device operating status. The LOCKED output signal is set HIGH by the lock detect block under the following conditions (see Table 4-27): Table 4-27: GS2972 Lock Detect Indication | RESET | PLL Lock | SMPTE_BYPASS | DVB_ASI | RATE_SEL0 | |-------|----------|--------------|---------|-----------| | HIGH | HIGH | HIGH | LOW | X | | HIGH | HIGH | LOW | HIGH | HIGH | | HIGH | HIGH | LOW | LOW | Х | Any other combination of signal states not included in the above table results in the LOCKED pin being LOW. **Note:** When the LOCKED pin is LOW, the serial digital output is in the muted state. # 4.12 Serial Digital Output The GS2972 has a single, low-impedance current mode differential output driver, capable of driving at least 800mV into a 75 $\Omega$ single-ended load. The output signal amplitude, or swing, will be user-configurable using an external resistor on the RSET pin. The serial digital output data rate supports SMPTE ST 424, SMPTE ST 292, SMPTE ST 259-C and DVB-ASI operation. This is summarized in Table 4-28: Table 4-28: Serial Digital Output - Serial Output Data Rate | Parameter | Symbol | Conditions | Min | Тур | Max | Units | |-------------------------|--------|-----------------------|-----|--------------------|-----|-------| | Serial Output Data Rate | | SMPTE ST 424 signal | _ | 2.97, 2.97/1.001 | = | Gb/s | | | BRSDO | SMPTE ST 292 signal | _ | 1.485, 1.485/1.001 | = | Gb/s | | | | SMPTE ST 259-C signal | _ | 270 | = | Mb/s | | | | DVB-ASI signal | _ | 270 | _ | Mb/s | The SDO and SDO pins of the device provide the serial digital output. Compliance with all requirements defined in Section 4.12.1 through Section 4.12.4 is guaranteed when measured across a $75\Omega$ terminated load at the output of 1m of Belden 1694A cable, including the effects of the Semtech recommended ORL matching network, BNC and coaxial cable connection, except where otherwise stated. Figure 4-28 illustrates this requirement, which is in accordance with the measurement methodology defined in SMPTE ST 424, SMPTE ST 292 and SMPTE ST 259-C. Figure 4-28: ORL Matching Network, BNC and Coaxial Cable Connection ### 4.12.1 Output Signal Interface Levels The Serial Digital Output signals (SDO and $\overline{\text{SDO}}$ pins), of the device meet the amplitude requirements as defined in SMPTE ST 424 for an unbalanced generator (single-ended). The signal amplitude is controlled to better than +/-7% of the nominal level defined in SMPTE ST 424, when an external 750 $\Omega$ 1% resistor is connected between the RSET pin of the device and VCC. The output signal amplitude can be reduced to less than 1/10th of the nominal amplitude, defined above, by increasing the value of the resistor connected between the RSET pin of the device and VCC. These requirements are met across all ambient temperature and power supply operating conditions described in Section 2. The output amplitude of the GS2972 can be adjusted by changing the value of the $R_{SET}$ resistor as shown in Table 4-29. For a $800 mV_{pp}$ output a value of $750\Omega$ is required. A $\pm 1\%$ SMT resistor should be used. The $R_{SET}$ resistor is part of the high speed output circuit of the GS2972. The resistor should be placed as close as possible to the RSET pin. In addition, an anti-pad should be used underneath the resistor. Table 4-29: R<sub>SFT</sub> Resistor Value vs. Output Swing | R <sub>SET</sub> Resistor Values (Ω) | Output Swing (mV <sub>pp</sub> ) | |--------------------------------------|----------------------------------| | 995 | 608 | | 824 | 734 | | 750 | 800 | | 680 | 884 | #### 4.12.2 Overshoot/Undershoot The serial digital output signal overshoot and undershoot is controlled to be less that 7% of the output signal amplitude, when operating as an unbalanced generator (single-ended). This requirement is met for nominal signal amplitudes as defined by SMPTE ST 292. This requirement is met regardless of the output slew rate setting of the device. This requirement is met across all ambient temperature and power supply operating conditions described in Section 2. This requirement is summarized in Table 4-30: Table 4-30: Serial Digital Output - Overshoot/Undershoot | Parameter | Symbol | Conditions | Min | Тур | Max | Units | |-------------------------------------|--------|------------|-----|-----|-----|-------| | Serial output overshoot /undershoot | - | - | - | 0 | 7 | % | #### 4.12.3 Slew Rate Selection The GS2972 supports two user-selectable output slew rates. Control of the slew rate is determined by the setting of the RATE\_SELO input pin. When this pin is set HIGH, the output slew rate matches the requirements as defined by the SMPTE ST 259-C standard. When this pin is set LOW, the output slew rate is better than the requirements as defined by the SMPTE ST 424 standard. These requirements is met across all ambient temperature and power supply operating conditions described in Section 2. This requirement is summarized in Table 4-31: Table 4-31: Serial Digital Output - Rise/Fall Time | Parameter | Symbol | Conditions | Min | Тур | Max | Units | |-------------------------------------------|----------|----------------------------|-----|-----|-----|-------| | Serial Output Rise/Fall Time<br>20% ~ 80% | $SDO_TR$ | SMPTE ST 292/ST 424 signal | - | - | 135 | ps | | | SECTR | SMPTE ST 259-C signal | 400 | - | 800 | ps | ### 4.12.4 Serial Digital Output Mute When the SDO\_EN/ $\overline{\rm DIS}$ pin is LOW, the serial digital output signals of the device become high-impedance, reducing system power. The serial digital output is also placed in the high-impedance state when the LOCKED pin is LOW, or when the STANDBY pin is HIGH. ### 4.13 GSPI Host Interface **Note:** When using more than one Semtech serializer or deserializer (SerDes) in the same design, carefully read this section to see how the GSPI ports of multiple ICs should be connected to each other. Unlike some previous devices, the SDOUT pin of these SerDes ICs is a non-clocked, loop-through of SDIN (allowing for multiple devices to be connected to the GSPI chain). The SDOUT pins of multiple SerDes ICs should not be bussed together, as was the case with some older generations of SerDes ICs. The GSPI, or Gennum Serial Peripheral Interface, is a 4-wire interface provided to allow the application layer to access additional status information through configuration registers in the GS2972. The GSPI comprises a Serial Data Input signal (SDIN), Serial Data Output signal (SDOUT), an active-low Chip Select ( $\overline{CS}$ ) and a Burst Clock (SCLK). Because these pins can be shared with the JTAG interface port for compatibility with the GS1582, an additional control signal pin JTAG/HOST is provided. When JTAG/ $\overline{\text{HOST}}$ is LOW, the GSPI interface is enabled. When JTAG/ $\overline{\text{HOST}}$ is HIGH, the JTAG interface is enabled. When operating in GSPI mode, the SCLK, SDIN, and $\overline{\text{CS}}$ signals are provided by the application interface. The SDOUT pin is a non-clocked loop-through of SDIN, and may be connected to the SDIN of another device, allowing multiple devices to be connected to the GSPI chain. The interface is illustrated in Figure 4-29 below. Figure 4-29: GSPI Application Interface Connection All read or write access to the GS2972 is initiated and terminated by the application host processor. Each access always begins with a Command/Address Word followed by a data read to or written from the GS2972. ### 4.13.1 Command Word Description The Command Word consists of a 16-bit word transmitted MSB first and contains a read/write bit, an Auto-Increment bit and a 12-bit address. Figure 4-30 shows the command word format and bit configurations. Command Words are clocked into the GS2972 on the rising edge of the Serial Clock SCLK, which operates in a burst fashion. When the Auto-Increment bit is set LOW, each Command Word must be followed by only one Data Word to ensure proper operation. If the Auto-Increment bit is set HIGH, the following Data Word will be written into the address specified in the Command Word, and subsequent data words will be written into incremental addresses from the previous Data Word. This facilitates multiple address writes without sending a Command Word for each Data Word. Figure 4-30: Command Word Format #### 4.13.2 Data Read or Write Access Serial data is transmitted or received MSB first synchronous with the rising edge of the Serial Clock, SCLK. The Chip Select $\overline{(CS)}$ signal must be active LOW a minimum of 1.5ns (t0 in Figure 4-32) before the first clock edge to ensure proper operation. During a Read sequence (Command Word R/W bit set HIGH), a wait state of 148ns (4 x 1/fPCLK, t5 in Figure 4-32) is required between writing the Command Word and reading the following Data Word. The read bits are clocked out on the negative edges of SCLK. **Note 1:** Where several devices are connected to the GSPI chain, only one $\overline{CS}$ \_TMS may be asserted during a read sequence. During a Write sequence (Command Word R/W bit set LOW), a wait state of 37 ns (1 x 1/fPCLK, t4 in Figure 4-32) is required between the Command Word and the following Data Word. This wait state must also be maintained between successive Command Word/Data Word write sequences. When Auto-increment mode is selected (AutoInc = 1), the wait state must be maintained between successive Data Words after the initial Command Word/Data Word sequence. During the write sequence, all command and following Data Words input at the SDIN pin are output at the SDOUT pin as is. When several devices are connected to the GSPI chain, data can be written simultaneously to all the devices which have $\overline{\text{CS}}$ set LOW. **Note 2:** If the application interface performs a Read or Write access after power-up, prior to the application of a valid serial video input signal, the SCLK frequency must not exceed 10MHz. Figure 4-31: Data Word Format # 4.13.3 GSPI Timing Write and Read Mode timing for the GSPI interface is as shown in the following diagrams: Figure 4-32: Write Mode Figure 4-33: Read Mode SDIN\_TDI to SDOUT\_TDO combinational path for daisy chain connection of multiple GS2972 devices. Figure 4-34: GSPI Time Delay Table 4-32: GSPI Time Delay | Parameter | Symbol | Conditions | Min | Тур | Max | Units | |------------|--------------------|--------------------------------|-----|-----|------|-------| | Delay time | t <sub>DELAY</sub> | 50% levels;<br>+1.8V operation | - | - | 10.5 | ns | | Delay time | t <sub>DELAY</sub> | 50% levels;<br>+3.3V operation | - | - | 8.7 | ns | **Table 4-33: GSPI AC Characteristics** | Parameter | Symbol | Conditions | Mi | n | Тур | Max | Units | |----------------------------------------------------------|----------------|-----------------------------------------|---------------|-------|-----------------|-----|-------| | CS low before SCLK rising edge | t <sub>0</sub> | | 1.: | 5 | _ | - | ns | | SCLK period | t <sub>1</sub> | | 12. | .5 | _ | _ | ns | | SCLK duty cycle | t <sub>2</sub> | | 40 | ) | 50 | 60 | % | | Input data setup time | t <sub>3</sub> | | 1.5 | 5 | _ | - | ns | | | | | PCLK<br>(MHz) | ns | | | | | Time between end of | | -<br>-<br>- | unlocked | 445 | _<br><br>_<br>_ | | ns | | Command Word (or data in Auto-Increment mode) and | t <sub>4</sub> | | 13.5 | 74.2 | | _ | | | the first SCLK of the following Data Word – write cycle. | | | 27.0 | 37.1 | | | | | | | | 74.25 | 13.5 | | | | | | | | 148.5 | 6.7 | _ | | | | Time between end of | | | PCLK<br>(MHz) | ns | | | | | | | 50% levels; +3.3V or<br>+1.8V operation | unlocked | 1187 | -<br><br> | - | | | Command Word (or data in Auto-Increment mode) and | t <sub>5</sub> | | 13.5 | 297 | | | ns | | the first SCLK of the following Data Word – read cycle. | | | 27.0 | 148.5 | | | | | , | | | 74.25 | 53.9 | | | | | | | | 148.5 | 27 | | | | | Output hold time (15pF load) | t <sub>6</sub> | | 1. | 5 | - | - | ns | | | | | PCLK<br>(MHz) | ns | | | | | | | | unlocked | 445 | -<br>-<br> | | | | CS HIGH after last SCLK rising edge | t <sub>7</sub> | | 74.2 | 74.2 | | _ | ns | | euge | | | 37.10 | 37.1 | | | | | | | | 74.25 | 13.5 | | | | | | | <del>-</del> | 148.5 | 6.7 | | | | | Input data hold time | t <sub>8</sub> | | 1.! | 5 | _ | _ | ns | **Note:** If the application interface performs a Read or Write access after power-up, prior to the application of a valid serial video input signal, the SCLK frequency must not exceed 10MHz. # **4.14 Host Interface Register Maps** # **4.14.1 Video Core Registers** **Table 4-34: Video Core Configuration and Status Registers** | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|----------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|-----|---------| | | | RSVD | 15 | Reserved. | R | 0 | | | | DELAY_LINE_ENABLE | 14 | HIGH - enables the delay line.<br>LOW - disables the delay line. | R/W | 0 | | | | AUDIO_LEVELB_STREAM_2_1B | 13 | HIGH - embeds audio on the DS2<br>of a 3G Level B signal.<br>LOW - embeds audio on the DS1 of<br>a 3G Level B signal. | R/W | 0 | | | EDH_CRC_UPDATE | 12 | HIGH - preserve incoming EDH<br>flags and insert into outgoing EDH<br>packets.<br>LOW - embed flags from 003 in<br>EDH packet. | R/W | 0 | | | | | ANC_INS | 11 | HIGH - disable ancillary data insertion. LOW - embeds ANC packet stored at 040h to 13Fh according to parameters at 005h to 02Dh. | R/W | 0 | | | | AUDIO_EMBED | 10 | HIGH - disable audio embedding.<br>LOW - enables audio embedding. | R/W | 0 | | 000h | IOPROC | CONV_372 | 9 | HIGH - disable Level A-B<br>conversion.<br>LOW - enable Level A-B<br>conversion. | R/W | 1 | | | | H_CONFIG | 8 | Chooses H configuration;<br>LOW - Active-line based blanking<br>is enabled.<br>HIGH - SMPTE H timing. | R/W | 0 | | | | RSVD | 7 | Reserved. | R/W | 0 | | | | SMPTE_352M_INS | 6 | HIGH - disables insertion of<br>SMPTE ST 352 packets.<br>LOW - enables insertion of<br>SMPTE ST 352 packets | R/W | 0 | | | | ILLEGAL_WORD_REMAP | 5 | HIGH - disables illegal word remapping. | R/W | 0 | | | | EDH_CRC_INS | 4 | HIGH - disables EDH CRC error correction and insertion. | R/W | 0 | | | | ANC_CSUM_INS | 3 | HIGH - disables insertion of ancillary data checksums. | R/W | 0 | | | | CRC_INS | 2 | HIGH - disables insertion of HD/3G CRC words. | R/W | 0 | Table 4-34: Video Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|---------------|---------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 000h | IOPROC | LNUM_INS | 1 | HIGH = disables insertion of HD/3G line numbers. | R/W | 0 | | ouun | 000h IOPROC | TRS_INS | 0 | HIGH = disables insertion of TRS words. | R/W | 0 | | | | RSVD | 15-7 | Reserved. | R | 0 | | | | TRS_PERR | 6 | TRS protection error.<br>LOW - No errors in TRS.<br>HIGH - Errors in TRS. | R | 0 | | | | Y1_EDH_CS_ERR | 5 | Same as CS_ERR but only updates its state when packet being inspected is an EDH packet. | R | 0 | | 001h | ERROR_STAT | Y1_CS_ERR | 4 | HIGH indicates that a checksum error is detected. It is updated every time a CS word is present on the output. Note: This bit will not be set for CSUM values in the protected ranges (from 000h to 003h and from 3FCh to 3FFh). | R | 0 | | | | FORMAT_ERR | 3 | HIGH indicates standard is not recognized for 861D conversion. | R | 0 | | | | TIMING_ERR | 2 | HIGH indicates that the RASTER measurements do not line up with the extracted ST 352 packet information. | R | 0 | | | | NO_352M_ERR | 1 | HIGH indicates no ST 352 packet embedded in incoming video. | R | 0 | | | | LOCK_ERR | 0 | HIGH indicates PLL lock error indication. | R | 0 | Table 4-34: Video Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|---------------|-------------|-----|------------------------------------------------------------|-----|---------| | | | RSVD | 15 | Reserved. | R | 0 | | | | ANC_UES_EXT | 14 | Ancillary data - unknown error status flag. | R | 0 | | | | ANC_IDA_EXT | 13 | Ancillary data - internal error detected already flag. | R | 0 | | | | ANC_IDH_EXT | 12 | Ancillary data - internal error detected here flag. | R | 0 | | | | ANC_EDA_EXT | 11 | Ancillary data - error detected already flag. | R | 0 | | | | ANC_EDH_EXT | 10 | Ancillary data - error detected here flag. | R | 0 | | | | FF_UES_EXT | 9 | EDH Full Field - unknown error status flag. | R | 0 | | | | FF_IDA_EXT | 8 | EDH Full Field - internal error detected already flag. | R | 0 | | 002h | EDH_FLAG_EXT | FF_IDH_EXT | 7 | EDH Full Field - internal error detected here flag. | R | 0 | | | | FF_EDA_EXT | 6 | EDH Full Field - error detected already flag. | R | 0 | | | | FF_EDH_EXT | 5 | EDH Full Field - error detected here flag. | R | 0 | | | | AP_UES_EXT | 4 | EDH Active Picture - unknown<br>error status flag. | R | 0 | | | | AP_IDA_EXT | 3 | EDH Active Picture - internal error detected already flag. | R | 0 | | | | AP_IDH_EXT | 2 | EDH Active Picture - internal error detected here flag. | R | 0 | | | | AP_EDA_EXT | 1 | EDH Active Picture - error detected already flag. | R | 0 | | | | AP_EDH_EXT | 0 | EDH Active Picture - error detected here flag. | R | 0 | Table 4-34: Video Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Defau | |---------|---------------|-----------------|-------|------------------------------------------------------------|-----|-------| | | | RSVD | 15 | Reserved. | R | 0 | | | | ANC_UES_PGM | 14 | Ancillary data - unknown error status flag. | R | 0 | | | | ANC_IDA_PGM | 13 | Ancillary data - internal error detected already flag. | R/W | 0 | | | | ANC_IDH_PGM | 12 | Ancillary data - internal error detected here flag. | R/W | 0 | | | | ANC_EDA_PGM | 11 | Ancillary data - error detected already flag. | R/W | 0 | | | | ANC_EDH_PGM | 10 | Ancillary data - error detected here flag. | R/W | 0 | | | | FF_UES_PGM | 9 | EDH Full Field - unknown error status flag. | R/W | 0 | | | | FF_IDA_PGM | 8 | EDH Full Field - internal error detected already flag. | R/W | 0 | | 003h | EDH_FLAG_PGM | FF_IDH_PGM | 7 | EDH Full Field - internal error detected here flag. | R/W | 0 | | | | FF_EDA_PGM | 6 | EDH Full Field - error detected already flag. | R/W | 0 | | | | FF_EDH_PGM | 5 | EDH Full Field - error detected here flag. | R/W | 0 | | | | AP_UES_PGM | 4 | EDH Active Picture - unknown error status flag. | R/W | 0 | | | | AP_IDA_PGM | 3 | EDH Active Picture - internal error detected already flag. | R/W | 0 | | | | AP_IDH_PGM | 2 | EDH Active Picture - internal error detected here flag. | R/W | 0 | | | | AP_EDA_PGM | 1 | EDH Active Picture - error detected already flag. | R/W | 0 | | | | AP_EDH_PGM | 0 | EDH Active Picture - error detected here flag. | R/W | 0 | | | | RSVD | 15-10 | Reserved. | R | 0 | | | | VD_STD | 9-5 | Detected video standard. | R | 0 | | | | INT/PROGB | 4 | HIGH = interlaced signal<br>LOW = progressive signal | R | 0 | | 004h | DATA_FORMAT | CONV_372_LOCKED | 3 | Convert 372 lock indication. Active HIGH. | R | 0 | | | | STD_LOCK | 2 | Standard lock indication. Active HIGH. | R | 0 | | | | V_LOCK | 1 | Vertical lock indication. Active<br>HIGH. | R | 0 | | | | H_LOCK | 0 | Horizontal lock indication. Active HIGH. | R | 0 | Table 4-34: Video Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|---------------------------------|------------------------|------|-------------------------------------------------------------------------------------------------------------------|-----|---------| | 005h | RSVD | RSVD | 15-0 | Reserved. | R | 0 | | | | RSVD | 15-6 | Reserved. | R | 0 | | 006h | VSD_FORCE | VSD_FORCE | 5 | Use the CSR register STD value rather than the flywheels STD value. Active HIGH. | R/W | 0 | | | | VID_STD_FORCE | 4-0 | Force VID STD CSR. | R/W | 0 | | | | RSVD | 15-2 | Reserved. | R | 0 | | 007h | EDH_STATUS | FF_CRC_V | 1 | Full Field extracted V bit. | R | 0 | | | | AP_CRC_V | 0 | Active Picture extracted V bit. | R | 0 | | | | RSVD | 15-1 | Reserved. | R | 0 | | 008h | FIRST_AVAIL_<br>POSITION | FIRST_AVAIL_POSITION | 0 | HIGH - ST 352 insertion occurs on first available ANC space.<br>LOW - insert ST 352 packets right after EAV/CRC1. | R/W | 1 | | 009h | RESERVED | RESERVED_7 | 15-0 | Reserved. | R | 0 | | 0045 | VIDEO_FORMAT_3<br>52_OUT_WORD_1 | VIDEO_FORMAT_OUT_DS1_2 | 15-8 | SMPTE ST 352 DS1 embedded packet - byte 2. | R/W | 0 | | 00Ah | | VIDEO_FORMAT_OUT_DS1_1 | 7-0 | SMPTE ST 352 DS1 embedded packet - byte 1. | R/W | 0 | | OORL | VIDEO_FORMAT_3<br>52_OUT_WORD_2 | VIDEO_FORMAT_OUT_DS1_4 | 15-8 | SMPTE ST 352 DS1 embedded packet - byte 4. | R/W | 0 | | 00Bh | | VIDEO_FORMAT_OUT_DS1_3 | 7-0 | SMPTE ST 352 DS1 embedded packet - byte 3. | R/W | 0 | | 00.51- | VIDEO_FORMAT_3 | VIDEO_FORMAT_OUT_DS2_2 | 15-8 | SMPTE ST 352 DS2 embedded packet - byte 2. | R/W | 0 | | 00Ch | 52_OUT_WORD_3 | VIDEO_FORMAT_OUT_DS2_1 | 7-0 | SMPTE ST 352 DS2 embedded packet - byte 1. | R/W | 0 | | 00Dh | VIDEO_FORMAT_3 | VIDEO_FORMAT_OUT_DS2_4 | 15-8 | SMPTE ST 352 DS2 embedded packet - byte 4. | R/W | 0 | | 00Dh | 52_OUT_WORD_4 | VIDEO_FORMAT_OUT_DS2_3 | 7-0 | SMPTE ST 352 DS2 embedded packet - byte 3. | R/W | 0 | | 00Eh | VIDEO_FORMAT_3 | VIDEO_FORMAT_IN_DS1_2 | 15-8 | SMPTE ST 352 DS1 extracted packet - byte 2. | R | 0 | | OUEN | 52_IN_WORD_1 | VIDEO_FORMAT_IN_DS1_1 | 7-0 | SMPTE ST 352 DS1 extracted packet - byte 1. | R | 0 | | 0054 | VIDEO_FORMAT_3 | VIDEO_FORMAT_IN_DS1_4 | 15-8 | SMPTE ST 352 DS1 extracted packet - byte 4. | R | 0 | | 00Fh | 52_IN_WORD_2 | VIDEO_FORMAT_IN_DS1_3 | 7-0 | SMPTE ST 352 DS1 extracted packet - byte 3. | R | 0 | Table 4-34: Video Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |-----------------|------------------------|------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 010h | VIDEO_FORMAT_3 | VIDEO_FORMAT_IN_DS2_2 | 15-8 | SMPTE ST 352 DS2 extracted packet - byte 2. | R | 0 | | 01011 | 52_IN_WORD_3 | VIDEO_FORMAT_IN_DS2_1 | 7-0 | SMPTE ST 352 DS2 extracted packet - byte 1. | R | 0 | | 011h | VIDEO_FORMAT_3 | VIDEO_FORMAT_IN_DS2_4 | 15-8 | SMPTE ST 352 DS2 extracted packet - byte 4. | R | 0 | | OTT | 52_IN_WORD_4 | VIDEO_FORMAT_IN_DS2_3 | 7-0 | SMPTE ST 352 DS2 extracted packet - byte 3. | R | 0 | | 012h | 012h RASTER_STRUC_1 | RSVD | 15-11 | Reserved. | R | 0 | | 01211 | RASTER_STRUC_T | LINES_PER_FRAME | 10-0 | Total lines per frame. | R | 0 | | 013h | DASTED STRIC 2 | RSVD | 15-14 | Reserved. | R | 0 | | 01311 | RASTER_STRUC_2 | WORDS_PER_LINE | 13-0 | Total words per line. | R | 0 | | 014h | DACTED CTDLIC 2 | RSVD | 15-13 | Reserved. | R | 0 | | 01411 | RASTER_STRUC_3 | ACTIVE_WORDS_PER_LINE | 12-0 | Words per active line. | R | 0 | | 01Fh | DACTED CTDLIC 4 | RSVD | 15-11 | Reserved. | R | 0 | | 015h | RASTER_STRUC_4 | ACTIVE_LINES_PER_FIELD | 10-0 | Active lines per frame. | R | 0 | | 016h to<br>023h | RSVD | RSVD | 15-0 | Reserved. | R | 0 | | | | RSVD | 15-2 | Reserved. | R | 0 | | 024h | FIRST_LINE<br>_NUMBER_ | PACKET_MISSED | 1 | ANC data packet could not be inserted in its entirety. HIGH - ANC packet cannot be inserted in it's entirety. | R | 0 | | | STATUS | RW_CONFLICT | 0 | Same RAM address was read and written to at the same time. HIGH - one of the addresses from 040h to 13Fh was read and written to at the same time. | R | 0 | | | | RSVD | 15-12 | Reserved. | R | 0 | | 025h | FIRST_LINE_<br>NUMBER | ANC_INS_MODE | 11 | ANC data insertion mode.<br>HIGH - Concatenate<br>LOW - Separate | R/W | 0 | | | | FIRST_LINE_NUMBER | 10-0 | First line number to insert ANC packet on. | R/W | 0 | Table 4-34: Video Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|-------------------------------------|------------------------------------|-------|--------------------------------------------------------------------|-----|---------| | | FIRST_LINE_<br>NUMBER_OF_<br>WORDS | FIRST_LINE_NUMBER_ANC_<br>TYPE | 15 | ANC region to insert packet in HIGH - VANC, LOW - HANC. | R/W | 0 | | 026h | | FIRST_LINE_NUMBER_<br>STREAM_TYPE | 14 | Stream to insert packet in<br>HIGH - C stream,<br>LOW - Y stream. | R/W | 0 | | | | RSVD | 13-10 | Reserved. | R | 0 | | | | FIRST_LINE_NUMBER_OF_<br>WORDS | 9-0 | Total number of words in ANC packet to be inserted in first line. | R/W | 0 | | | 027h SECOND_LINE_<br>NUMBER | RSVD | 15-11 | Reserved. | R | 0 | | 027h | | SECOND_LINE_NUMBER | 10-0 | Second line number to insert ANC packet on in Separate Line mode. | R/W | 0 | | | SECOND_LINE_<br>NUMBER_OF_<br>WORDS | SECOND_LINE_NUMBER_<br>ANC_TYPE | 15 | ANC region to insert packet in.<br>HIGH - VANC,<br>LOW - HANC. | R/W | 0 | | 028h | | SECOND_LINE_NUMBER_<br>STREAM_TYPE | 14 | Stream to insert packet in.<br>HIGH - C stream,<br>LOW - Y stream. | R/W | 0 | | | | RSVD | 13-10 | Reserved. | R | 0 | | | | SECOND_LINE_NUMBER_<br>OF_WORDS | 9-0 | Total number of words in ANC packet to be inserted in second line. | R/W | 0 | | | THIRD LINE | RSVD | 15-11 | Reserved. | R | 0 | | 029h | THIRD_LINE_<br>NUMBER | THIRD_LINE_NUMBER | 10-0 | Third line number to insert ANC packet on in Separate Line mode. | R/W | 0 | | | | THIRD_LINE_NUMBER_ANC_<br>TYPE | 15 | ANC region to insert packet in.<br>HIGH - VANC,<br>LOW - HANC. | R/W | 0 | | 02Ah | THIRD_LINE_<br>NUMBER_OF_<br>WORDS | THIRD_LINE_NUMBER_<br>STREAM_TYPE | 14 | Stream to insert packet in.<br>HIGH - C stream,<br>LOW - Y stream. | R/W | 0 | | | | RSVD | 13-10 | Reserved. | R | 0 | | | | THIRD_LINE_NUMBER_OF_<br>WORDS | 9-0 | Total number of words in ANC packet to be inserted in third line. | R/W | 0 | | | EOURTH LINE | RSVD | 15-11 | Reserved. | R | 0 | | 02Bh | FOURTH_LINE_<br>NUMBER | FOURTH_LINE_NUMBER | 10-0 | Fourth line number to insert ANC packet on in Seperate Line mode. | R/W | 0 | Table 4-34: Video Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |-----------------|-------------------------------------|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | | | FOURTH_LINE_NUMBER_<br>ANC_TYPE | 15 | ANC region to insert packet in HIGH - VANC, LOW - HANC. | R/W | 0 | | 02Ch | FOURTH_LINE_<br>NUMBER_OF_<br>WORDS | FOURTH_LINE_NUMBER_<br>STREAM_TYPE | 14 | Stream to insert packet in.<br>HIGH - C stream,<br>LOW - Y stream. | R/W | 0 | | | WORD3 | RSVD | 13-10 | Reserved. | R | 0 | | | | FOURTH_LINE_NUMBER_OF_<br>WORDS | 9-0 | Total number of words in ANC packet to be inserted in fourth line. | R/W | 0 | | | | RSVD | 15-5 | Reserved. | R | 0 | | | EDH_LINE_CHECK_EN | 4 | HIGH - ANC block will not insert<br>data into the EDH region of the<br>HANC space.<br>LOW - ANC block will insert data<br>into the EDH region. | R/W | 1 | | | | | STREAM_TYPE1_LINE_4 | 3 | HIGH - data for the fourth line in<br>separate mode is inserted into<br>Data Stream Two.<br>LOW - Data Stream One.<br>Parameter only applicable for 3G. | R/W | 0 | | 02Dh | STREAM_TYPE_1 | STREAM_TYPE1_LINE_3 | 2 | HIGH - data for the third line in<br>separate mode is inserted into<br>Data Stream Two.<br>LOW - Data Stream One.<br>Parameter only applicable for 3G. | R/W | 0 | | | | STREAM_TYPE1_LINE_2 | 1 | HIGH - data for the second line in<br>separate mode is inserted into<br>Data Stream Two.<br>LOW - Data Stream One.<br>Parameter only applicable for 3G. | R/W | 0 | | | | STREAM_TYPE1_LINE_1 | 0 | HIGH - data for the first line in<br>separate mode is inserted into<br>Data Stream Two.<br>LOW - Data Stream One.<br>Parameter only applicable for 3G. | R/W | 0 | | 02Eh to<br>03Fh | RSVD | RSVD | 15-0 | Reserved. | R | 0 | | 040h +o | ANC_PACKET_ | | | First bank of user-defined 8-bit ancillary data. | | | | 040h to<br>07Fh | BANK_1 | ANC_PACKET_BANK | 15-0 | Bit 15 - 8: 2nd byte (MSB to LSB) Bit 7 - 0: 1st byte (MSB to LSB) | - | _ | | | | | | See 4.8 ANC Data Insertion. | | | | 0006 +- | ANC DACKET | | | Second bank of user-defined 8-bit ancillary data. | | | | 080h to<br>0BFh | ANC_PACKET_<br>BANK_2 | ANC_PACKET_BANK | 15-0 | Bit 15 - 8: 2nd byte (MSB to LSB)<br>Bit 7 - 0: 1st byte (MSB to LSB) | - | | Table 4-34: Video Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |-----------------|-----------------------|-----------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 0C0h to<br>0FFh | ANC_PACKET_<br>BANK_3 | ANC_PACKET_BANK | 15-0 | Third bank of user-defined 8-bit ancillary data. Bit 15 - 8: 2nd byte (MSB to LSB) Bit 7 - 0: 1st byte (MSB to LSB) See 4.8 ANC Data Insertion. | - | - | | 100h to<br>13Fh | ANC_PACKET_<br>BANK_4 | ANC_PACKET_BANK | 15-0 | Fourth bank of user-defined 8-bit ancillary data. Bit 15 - 8: 2nd byte (MSB to LSB) Bit 7 - 0: 1st byte (MSB to LSB) See 4.8 ANC Data Insertion. | - | - | | 140h to<br>209h | RSVD | RSVD | - | Reserved. | R | 0 | | | | RSVD | 15-8 | Reserved. | R | 0 | | | | SDTI_TDM_DS2 | 7 | HIGH indicates an SDTI type signal on input for Data Stream Two. | R/W | 0 | | 20Ah | SDTI_TDM | SDTI_TDM_DS1 | 6 | HIGH indicates an SDTI type signal on input for Data Stream One. | R/W | 0 | | | | RSVD | 5-0 | Reserved. | R | 0 | | 20Bh to<br>20Ch | RSVD | RSVD | - | Reserved. | R | 0 | | | | RSVD | 15-9 | Reserved. | R | 0 | | 20Dh | LEVELB_INDICATION | LEVEL_B | 8 | HIGH indicates level B detected.<br>Only relevant for 3G input<br>streams. | R | 0 | | | | RSVD | 7-0 | Reserved. | R | 0 | | | | RSVD | 15-6 | Reserved. | R/W | 0 | | | | AUDIO_INT_DS | 5-4 | Drive strength value for<br>AUDIO_INT pin.<br>00: 4mA;<br>01: 6mA;<br>10: 8mA(+1.8V), 10mA(+3.3V);<br>11: 10mA(+1.8V), 12mA(+3.3V) | R/W | 0 | | 20Eh | DRIVE_STRENGTH | LOCKED_DS | 3-2 | Drive strength value for LOCKED pin. 00: 4mA; 01: 6mA; 10: 8mA(+1.8V), 10mA(+3.3V); 11: 10mA(+1.8V), 12mA(+3.3V) | R/W | 0 | | | | SDOUT_TDO_DS | 1-0 | Drive strength value for<br>SDOUT_TDO pin.<br>00: 4mA;<br>01: 6mA;<br>10: 8mA(+1.8V), 10mA(+3.3V);<br>11: 10mA(+1.8V), 12mA(+3.3V) | R/W | 2 | | 20Fh | RSVD | RSVD | 15-0 | Reserved. | R/W | 0 | | | | | | | | | Table 4-34: Video Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------------------|-----------------|----------|-------|---------------------------------------------------------------------------------------------------------------------------|-----|---------| | 210h DRIVE_STRENGTH | DRIVE_STRENGTH2 | TDO_DS | 15-14 | Drive strength value for TDO pin.<br>00: 4mA;<br>01: 6mA;<br>10: 8mA(+1.8V), 10mA(+3.3V);<br>11: 10mA(+1.8V), 12mA(+3.3V) | R/W | 0 | | | | RSVD | 13-0 | Reserved. | R/W | 0 | | 211h to<br>232h | RSVD | RSVD | 15-0 | Reserved. | R | 0 | ## 4.14.2 SD Audio Core **Table 4-35: SD Audio Core Configuration and Status Registers** | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|---------------|-------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | | | CTR_AGR | 15 | Selects replacement of audio<br>control packets.<br>LOW - Do not replace audio<br>control packets<br>HIGH - Replace all audio control<br>packets | R/W | 0 | | | | AGR | 14 | Selects Audio Group Replacement operating mode. Active HIGH. | R/W | 0 | | | | ONE_AGR | 13 | Specifies the replacement of just<br>the primary group.<br>LOW - Replace both the primary<br>and secondary groups HIGH -<br>Replace only the primary group | R/W | 0 | | 400h | CFG_AUD | CTRB_ON | 12 | Specifies the embedding of the secondary group audio control packets. Active HIGH. | R/W | 1 | | | | CLEAR_AUDIO | 11 | Clears all audio FIFO buffers and puts them in the start-up state. Active HIGH. | R/W | 0 | | | | AFNB_AUTO | 10 | Enables Secondary group audio frame number generation. Active HIGH. | R/W | 1 | | | | CTRA_ON | 9 | Specifies the embedding of primary group audio control packets. Active HIGH. | R/W | 1 | | | | AUDIO_24BIT | 8 | Specifies the sample size for<br>embedded audio.<br>HIGH - 24-bit<br>LOW - 20-bit/16-bit | R/W | 0 | Table 4-35: SD Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |--------------|------------------------|----------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 400h | CFG_AUD | AFNA_AUTO | 7 | Enables Primary group audio<br>frame number generation. Active<br>HIGH. | R/W | 1 | | | | AFN_OFS | 6-4 | Offset to add to generated Audio Frame Number. Must be in the range of 0 to 4. | R/W | 0 | | | | IDB | 3-2 | Specifies the secondary audio group to embed. <b>Note</b> : Should IDA and IDB be set to the same value, they automatically revert to their default values. | R/W | 1 | | | | IDA | 1-0 | Specifies the primary audio group to embed. Note: Should IDA and IDB be set to the same value, they automatically revert to their default values. | R/W | 0 | | | FIFO_BUF_SIDE | RSVD | 15-3 | Reserved. | R | 0 | | <b>4</b> 01h | | OFFSET_DISABLE | 2 | Set to disable staggering of secondary group audio sample distribution by one line. Active HIGH. | R/W | 0 | | | | OS_SEL | 1-0 | Specifies the audio FIFO buffer size. 00-52 samples deep, 26 sample start-up count 01-24 samples deep, 12 sample start-up count 10-12 samples deep, 6 sample start-up count | R/W | 0 | | - | AES_EBU_ERR_<br>STATUS | RSVD | 15-4 | Reserved. | R | 0 | | <b>4</b> 02h | | AES_ERRD | 3 | Stereo Pair D (7&8) audio input parity error when using AES format. Automatically cleared when read. | R | 0 | | | | AES_ERRC | 2 | Stereo Pair C (5&6) audio input parity error when using AES format. Automatically cleared when read. | R | 0 | | | | AES_ERRB | 1 | Stereo Pair B (3&4) audio input parity error when using AES format. Automatically cleared when read. | R | 0 | | | | AES_ERRA | 0 | Stereo Pair A (1&2) audio input parity error when using AES format. Automatically cleared when read. | R | 0 | Table 4-35: SD Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|------------------------|-----------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 403h | CHANNEL_STAT_<br>REGEN | RSVD | 15-1 | Reserved. | R | 0 | | | | ACS_REGEN | 0 | Specifies that Audio Channel Status of all channels should be replaced with ACSR[183:0] field. LOW: Do not replace Channel Status HIGH: Replace Channel Status of all channels | R/W | 0 | | | | RSVD | 15-14 | Reserved. | R | 0 | | | PACKET_DET_<br>STATUS | AXPG4_DET | 13 | Set while Group 4 audio extended packets are detected. | R | 0 | | | | AXPG3_DET | 12 | Set while Group 3 audio extended packets are detected. | R | 0 | | | | AXPG2_DET | 11 | Set while Group 2 audio extended packets are detected. | R | 0 | | | | AXPG1_DET | 10 | Set while Group 1 audio extended packets are detected. | R | 0 | | | | ACPG4_DET | 9 | Set while Group 4 audio control packets are detected. | R | 0 | | | | ACPG3_DET | 8 | Set while Group 3 audio control packets are detected. | R | 0 | | | | ACPG2_DET | 7 | Set while Group 2 audio control packets are detected. | R | 0 | | 404h | | ACPG1_DET | 6 | Set while Group 1 audio control packets are detected. | R | 0 | | | | ADPG4_DET | 5 | Set while Group 4 audio data packets are detected. | R | 0 | | | | ADPG3_DET | 4 | Set while Group 3 audio data packets are detected. | R | 0 | | | | ADPG2_DET | 3 | Set while Group 2 audio data packets are detected. | R | 0 | | | | ADPG1_DET | 2 | Set while Group 1 audio data packets are detected. | R | 0 | | | | ACS_APPLY_WAITB | 1 | Set while the GS2972 is waiting for a status boundary in the Secondary group before applying the ACSR[183:0] data to that group. | R | 0 | | | | ACS_APPLY_WAITA | 0 | ACS_APPLY_WAITA: Set while the GS2972 is waiting for a status boundary in Primary group before applying the ACSR[183:0] data. | R | 0 | Table 4-35: SD Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |-----------------|-------------------------|--------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 4051 | AES_EBU_ERR_<br>STATUS1 | RSVD | 15-6 | Reserved. | R | 0 | | | | FINAL_HELD_ASD_ERR | 5 | Final audio sample distribution error. | R | 0 | | 405h | | HELD_ASD_ERR | 4 | Audio sample distribution error. | R | 0 | | | | HELD_AES_ERR | 3-0 | AES received errors for the 4 audio lines. | R | 0 | | | | RSVD | 15-1 | Reserved. | R | 0 | | 406h | CASCADE | EN_CASCADE | 0 | If HIGH, puts the GS2972 into cascade mode. This bit is only effective if the AGR bit = LOW. | R/W | 0 | | 407h to<br>40Ah | RSVD | RSVD | 15-0 | Reserved. | R | 0 | | | SERIAL_AUDIO_<br>FORMAT | AMD | 15-14 | Audio input format selector for<br>Stereo Pair D input channels 7 and<br>8.<br>00: AES/EBU<br>01: Serial Left Justified<br>10: Serial Right Justified<br>11: I <sup>2</sup> S | R/W | 3 | | | | AMC | 13-12 | Audio input format selector for<br>Stereo Pair C input channels 5 and<br>6. (See above for decoding). | R/W | 3 | | | | АМВ | 11-10 | Audio input format selector for Stereo Pair B input channels 3 and 4. (See above for decoding). | R/W | 3 | | | | AMA | 9-8 | Audio input format selector for Stereo Pair A input channels 1 and 2. (See above for decoding). | R/W | 3 | | 40Bh | | MUTE8 | 7 | Audio input channel 8 mute enable. Active HIGH. | R/W | 0 | | | | MUTE7 | 6 | Audio input channel 7 mute enable. Active HIGH. | R/W | 0 | | | | MUTE6 | 5 | Audio input channel 6 mute enable. Active HIGH. | R/W | 0 | | | | MUTE5 | 4 | Audio input channel 5 mute enable. Active HIGH. | R/W | 0 | | | | MUTE4 | 3 | Audio input channel 4 mute enable. Active HIGH. | R/W | 0 | | | | MUTE3 | 2 | Audio input channel 3 mute enable. Active HIGH. | R/W | 0 | | | | MUTE2 | 1 | Audio input channel 2 mute enable. Active HIGH. | R/W | 0 | | | | MUTE1 | 0 | Audio input channel 1 mute enable. Active HIGH. | R/W | 0 | Table 4-35: SD Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|---------------------|--------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 40Ch | CHANNEL_XP_<br>GRPA | RSVD | 15 | Reserved. | R | 0 | | | | GPA_WCLK_SRC | 14-12 | Primary Audio group word clock<br>source selector.<br>Input channel 1 000<br>Input channel 2 001<br>Input channel 3 010<br>Input channel 4 011<br>Input channel 5 100<br>Input channel 6 101<br>Input channel 7 110<br>Input channel 8 111 | R/W | 0 | | | | GPA_CH4_SRC | 11-9 | Primary Audio group channel 4 source selector. 011. | R/W | 3 | | | | GPA_CH3_SRC | 8-6 | Primary Audio group channel 3 source selector. 010. | R/W | 2 | | | | GPA_CH2_SRC | 5-3 | Primary Audio group channel 2 source selector. 001. | R/W | 1 | | | | GPA_CH1_SRC | 2-0 | Primary Audio group channel 1<br>source selector. 000 - Input<br>channel | R/W | 0 | | 40Dh | CHANNEL_XP_<br>GRPB | RSVD | 15 | Reserved. | R | 0 | | | | GPB_WCLK_SRC | 14-12 | Secondary Audio group word clock source selector. | R/W | 4 | | | | GPB_CH4_SRC | 11-9 | Secondary Audio group channel 4 source selector. | R/W | 7 | | | | GPB_CH3_SRC | 8-6 | Secondary Audio group channel 3 source selector. | R/W | 6 | | | | GPB_CH2_SRC | 5-3 | Secondary Audio group channel 2 source selector. | R/W | 5 | | | | GPB_CH1_SRC | 2-0 | Secondary Audio group channel 1 source selector. | R/W | 4 | Table 4-35: SD Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|----------------|--------------|-----|---------------------------------------------------|-----|---------| | | INTERRUPT_MASK | EN_ASD_ERR | 15 | Asserts ASD error flag. | R/W | 0 | | | | EN_NO_VIDEO | 14 | Mask bit when the video format is unknown. | R/W | 0 | | | | EN_MUX_ERRB | 13 | Asserts AUDIO_INT when the MUX_ERRB flag is set. | R/W | 0 | | | | EN_MUX_ERRA | 12 | Asserts AUDIO_INT when the MUX_ERRA flag is set. | R/W | 0 | | | | EN_AES_ERRD | 11 | Asserts AUDIO_INT when the AES_ERRD flag is set. | R/W | 0 | | | | EN_AES_ERRC | 10 | Asserts AUDIO_INT when the AES_ERRC flag is set. | R/W | 0 | | | | EN_AES_ERRB | 9 | Asserts AUDIO_INT when the AES_ERRB flag is set. | R/W | 0 | | | | EN_AES_ERRA | 8 | Asserts AUDIO_INT when the AES_ERRA flag is set. | R/W | 0 | | 40Eh | | EN_ACPG4_DET | 7 | Asserts AUDIO_INT when the ACPG4_DET flag is set. | R/W | 0 | | | | EN_ACPG3_DET | 6 | Asserts AUDIO_INT when the ACPG3_DET flag is set. | R/W | 0 | | | | EN_ACPG2_DET | 5 | Asserts AUDIO_INT when the ACPG2_DET flag is set. | R/W | 0 | | | | EN_ACPG1_DET | 4 | Asserts AUDIO_INT when the ACPG1_DET flag is set. | R/W | 0 | | | | EN_ADPG4_DET | 3 | Asserts AUDIO_INT when the ADPG4_DET flag is set. | R/W | 0 | | | | EN_ADPG3_DET | 2 | Asserts AUDIO_INT when the ADPG3_DET flag is set. | R/W | 0 | | | | EN_ADPG2_DET | 1 | Asserts AUDIO_INT when the ADPG2_DET flag is set. | R/W | 0 | | | | EN_ADPG1_DET | 0 | Asserts AUDIO_INT when the ADPG1_DET flag is set. | R/W | 0 | Table 4-35: SD Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|----------------|------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | | | RSVD | 15-13 | Reserved. | R | 0 | | | | MUTE_ALL | 12 | Mutes all input audio channels. | R/W | 0 | | | | LSB_FIRSTD | 11 | Causes the fourth stereo pair serial input formats to use LSB first. Used in conjunction with AMD, and only relevant when AMD is 01 or 10 Figure 4-16 to 4-19. | R/W | 0 | | | | LSB_FIRSTC | 10 | Causes the third stereo pair serial input formats to use LSB first. Used in conjunction with AMCand only relevant when AMC is 01 or 10 Figure 4-16 to 4-19. | R/W | 0 | | | | LSB_FIRSTB | 9 | Causes the second stereo pair serial input formats to use LSB first. Used in conjunction with AMB and only relevant when AMD is 01 or 10 Figure 4-16 to 4-19. | R/W | 0 | | | | LSB_FIRSTA | 8 | Causes the first stereo pair serial input formats to use LSB first. Used in conjunction with AMA and only relevant when AMA is 01 or 10 Figure 4-16 to 4-19. | R/W | 0 | | 40Fh | ACTIVE_CHANNEL | ACT8 | 7 | Specifies embedding of secondary audio group channel 8. Active HIGH. | R/W | 1 | | | | ACT7 | 6 | Specifies embedding of secondary audio group channel 7. Active HIGH. | R/W | 1 | | | | ACT6 | 5 | Specifies embedding of secondary audio group channel 6. Active HIGH. | R/W | 1 | | | | ACT5 | 4 | Specifies embedding of secondary audio group channel 5. Active HIGH. | R/W | 1 | | | | ACT4 | 3 | Specifies embedding of primary audio group channel 4. Active HIGH. | R/W | 1 | | | | АСТЗ | 2 | Specifies embedding of primary audio group channel 3. Active HIGH. | R/W | 1 | | | | ACT2 | 1 | Specifies embedding of primary audio group channel 2. Active HIGH. | R/W | 1 | | | | ACT1 | 0 | Specifies embedding of primary audio group channel 1. Active HIGH. | R/W | 1 | Table 4-35: SD Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |-----------------|--------------------------|--------------|------|------------------------------------------------------------------------------------------------------------------|-----|---------| | | | RSVD | 15-3 | Reserved. | R | 0 | | | | MUX_ERRB | 2 | Set in Cascade mode when the incoming video contains packets with the same group number as the Secondary Group. | R | 0 | | 410h | XPOINT_ERROR | MUX_ERRA | 1 | Set in Cascade mode when the incoming video contains packets with the same group number as the Primary Group. | R | 0 | | | | XPOINT_ERROR | 0 | Set when the crosspoint switch is configured to put the same audio channel in both Primary and Secondary Groups. | R | 0 | | 411h to<br>41Fh | RSVD | RSVD | - | Reserved. | R | 0 | | 4201 | CHANNEL_STATUS_ | RSVD | 15-8 | Reserved. | R | 0 | | 420h | REG_1 | ACSR_BYTE_1 | 7-0 | Audio channel status block byte 1. | R/W | 133 | | 4245 | CHANNEL_STATUS_ | RSVD | 15-8 | Reserved. | R | 0 | | 421h | REG_2 | ACSR_BYTE_2 | 7-0 | Audio channel status block byte 2. | R/W | 8 | | 4225 | CHANNEL_STATUS_ | ACSR_BYTE_4 | 15-8 | Audio channel status block byte 4. | R/W | 0 | | 422h | REG_3 | ACSR_BYTE_3 | 7-0 | Audio channel status block byte 3. | R/W | 44 | | 423h | CHANNEL_STATUS_ | ACSR_BYTE_6 | 15-8 | Audio channel status block byte 6. | R/W | 0 | | 42311 | REG_4 | ACSR_BYTE_5 | 7-0 | Audio channel status block byte 5. | R/W | 0 | | 424h | CHANNEL_STATUS_ | ACSR_BYTE_8 | 15-8 | Audio channel status block byte 8. | R/W | 0 | | 42411 | REG_5 | ACSR_BYTE_7 | 7-0 | Audio channel status block byte 7. | R/W | 0 | | 425h | CHANNEL_STATUS_<br>REG_6 | ACSR_BYTE_10 | 15-8 | Audio channel status block byte 10. | R/W | 0 | | | KEG_0 | ACSR_BYTE_9 | 7-0 | Audio channel status block byte 9. | R/W | 0 | | 426h | CHANNEL_STATUS_ | ACSR_BYTE_12 | 15-8 | Audio channel status block byte 12. | R/W | 0 | | 42011 | REG_7 | ACSR_BYTE_11 | 7-0 | Audio channel status block byte 11. | R/W | 0 | | 427h | CHANNEL_STATUS_ | ACSR_BYTE_14 | 15-8 | Audio channel status block byte 14. | R/W | 0 | | 42/11 | REG_8 | ACSR_BYTE_13 | 7-0 | Audio channel status block byte 13. | R/W | 0 | | 428h | CHANNEL_STATUS_ | ACSR_BYTE_16 | 15-8 | Audio channel status block byte<br>16. | R/W | 0 | | 42011 | REG_9 | ACSR_BYTE_15 | 7-0 | Audio channel status block byte<br>15. | R/W | 0 | Table 4-35: SD Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |-----------------|---------------------------|--------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 429h | CHANNEL_STATUS_ | ACSR_BYTE_18 | 15-8 | Audio channel status block byte 18. | R/W | 0 | | 42311 | REG_10 | ACSR_BYTE_17 | 7-0 | Audio channel status block byte 17. | R/W | 0 | | 42.45 | CHANNEL_STATUS_ | ACSR_BYTE_20 | 15-8 | Audio channel status block byte 20. | R/W | 0 | | 42Ah | REG_11 | ACSR_BYTE_19 | 7-0 | Audio channel status block byte 19. | R/W | 0 | | 42DL | CHANNEL_STATUS_ | ACSR_BYTE_22 | 15-8 | Audio channel status block byte 22. | R/W | 0 | | 42Bh | REG_12 | ACSR_BYTE_21 | 7-0 | Audio channel status block byte 21. | R/W | 0 | | | CHANNEL STATUS | RSVD | 15-8 | Reserved. | R/W | 0 | | 42Ch | CHANNEL_STATUS_<br>REG_13 | ACSR_BYTE_23 | 7-0 | Audio channel status block byte 23. | R/W | 0 | | 42Dh to<br>43Fh | RSVD | RSVD | - | Reserved. | R | 0 | | | | RSVD | 15-9 | Reserved. | R | 0 | | | | DEL1A_BYTE_1 | 8-1 | Primary Audio group delay data for channel 1 byte 1. | R/W | 0 | | 440h | AUDIO_CTRL_<br>GRPA_REG_1 | EBIT1A | 0 | Primary Audio group delay data<br>for channel 1.<br>HIGH - indicates delay specified at<br>DEL1A_BYTE_1 is valid. See<br>SMPTE ST 272 for additional<br>information. | R/W | 0 | | | AUDIO CTRI | RSVD | 15-9 | Reserved. | R | 0 | | 441h | AUDIO_CTRL_<br>GRPA_REG_2 | DEL1A_BYTE_2 | 8-0 | Primary Audio group delay data for channel 1 byte 2. | R/W | 0 | | | AUDIO CTRI | RSVD | 15-9 | Reserved. | R | 0 | | 442h | AUDIO_CTRL_<br>GRPA_REG_3 | DEL1A_BYTE_3 | 8-0 | Primary Audio group delay data for channel 1 byte 3. | R/W | 0 | | | | RSVD | 15-9 | Reserved. | R | 0 | | 443h | AUDIO_CTRL_<br>GRPA_REG_4 | DEL2A_BYTE_1 | 8-1 | Primary Audio group delay data for channel 2 byte 1. | R/W | 0 | | | | EBIT2A | 0 | Primary Audio group delay data valid flag for channel 2. | R/W | 0 | | | ALIDIO CTPI | RSVD | 15-9 | Reserved. | R | 0 | | 444h | AUDIO_CTRL_<br>GRPA_REG_5 | DEL2A_BYTE_2 | 8-0 | Primary Audio group delay data for channel 2 byte 2. | R/W | 0 | | | ALIDIO CTPI | RSVD | 15-9 | Reserved. | R | 0 | | 445h | AUDIO_CTRL_<br>GRPA_REG_6 | DEL2A_BYTE_3 | 8-0 | Primary Audio group delay data for channel 2 byte 3. | R/W | 0 | Table 4-35: SD Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|----------------------------|--------------|------|-------------------------------------------------------------|-----|---------| | | | RSVD | 15-9 | Reserved. | R | 0 | | 446h | AUDIO_CTRL_<br>GRPA_REG_7 | DEL3A_BYTE_1 | 8-1 | Primary Audio group delay data for channel 3 byte 1. | R/W | 0 | | | | EBIT3A | 0 | Primary Audio group delay data valid flag for channel 3. | R/W | 0 | | | AUDIO_CTRL_ | RSVD | 15-9 | Reserved. | R | 0 | | 447h | GRPA_REG_8 | DEL3A_BYTE_2 | 8-0 | Primary Audio group delay data for channel 3 byte 2. | R/W | 0 | | | AUDIO_CTRL_ | RSVD | 15-9 | Reserved. | R | 0 | | 448h | GRPA_REG_9 | DEL3A_BYTE_3 | 8-0 | Primary Audio group delay data for channel 3 byte 3. | R/W | 0 | | | | RSVD | 15-9 | Reserved. | R | 0 | | 449h | AUDIO_CTRL_<br>GRPA_REG_10 | DEL4A_BYTE_1 | 8-1 | Primary Audio group delay data for channel 4 byte 1. | R/W | 0 | | | | EBIT4A | 0 | Primary Audio group delay data<br>valid flag for channel 4. | R/W | 0 | | | AUDIO_CTRL_ | RSVD | 15-9 | Reserved. | R | 0 | | 44Ah | GRPA_REG_11 | DEL4A_BYTE_2 | 8-0 | Primary Audio group delay data for channel 4 byte 2. | R/W | 0 | | | AUDIO_CTRL_ | RSVD | 15-9 | Reserved. | R | 0 | | 44Bh | GRPA_REG_12 | DEL4A_BYTE_3 | 8-0 | Primary Audio group delay data for channel 4 byte 3. | R/W | 0 | | | | RSVD | 15-9 | Reserved. | R | 0 | | 44Ch | AUDIO_CTRL_<br>GRPB_REG_1 | DEL1B_BYTE_1 | 8-1 | Secondary Audio group delay data for channel 1 byte 1. | R/W | 0 | | | | EBIT1B | 0 | Secondary Audio group delay data valid flag for channel 1. | R/W | 0 | | | ALIDIO CTRI | RSVD | 15-9 | Reserved. | R | 0 | | 44Dh | AUDIO_CTRL_<br>GRPB_REG_2 | DEL1B_BYTE_2 | 8-0 | Secondary Audio group delay data for channel 1 byte 2. | R/W | 0 | | | ALIDIO CTRI | RSVD | 15-9 | Reserved. | R | 0 | | 44Eh | AUDIO_CTRL_<br>GRPB_REG_3 | DEL1B_BYTE_3 | 8-0 | Secondary Audio group delay data for channel 1 byte 3. | R/W | 0 | | | | RSVD | 15-9 | Reserved. | R | 0 | | 44Fh | AUDIO_CTRL_<br>GRPB_REG_4 | DEL2B_BYTE_1 | 8-1 | Secondary Audio group delay data for channel 2 byte 1. | R/W | 0 | | | GNFD_NEG_4 | EBIT2B | 0 | Secondary Audio group delay data valid flag for channel 2. | R/W | 0 | Table 4-35: SD Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|----------------------------|--------------|------|------------------------------------------------------------|-----|---------| | | ALIDIO CTRI | RSVD | 15-9 | Reserved. | R | 0 | | 450h | AUDIO_CTRL_<br>GRPB_REG_5 | DEL2B_BYTE_2 | 8-0 | Secondary Audio group delay data for channel 2 byte 2. | R/W | 0 | | | AUDIO_CTRL_ | RSVD | 15-9 | Reserved. | R | 0 | | 451h | GRPB_REG_6 | DEL2B_BYTE_3 | 8-0 | Secondary Audio group delay data for channel 2 byte 3. | R/W | 0 | | | | RSVD | 15-9 | Reserved. | R | 0 | | 452h | AUDIO_CTRL_GR<br>PB_REG_7 | DEL3B_BYTE_1 | 8-1 | Secondary Audio group delay data for channel 3 byte 1. | R/W | 0 | | | | EBIT3B | 0 | Secondary Audio group delay data valid flag for channel 3. | R/W | 0 | | | AUDIO_CTRL_GR<br>PB_REG_8 | RSVD | 15-9 | Reserved. | R | 0 | | 453h | | DEL3B_BYTE_2 | 8-0 | Secondary Audio group delay data for channel 3 byte 2. | R/W | 0 | | | AUDIO_CTRL_GR | RSVD | 15-9 | Reserved. | R | 0 | | 454h | PB_REG_9 | DEL3B_BYTE_3 | 8-0 | Secondary Audio group delay data for channel 3 byte 3. | R/W | 0 | | | | RSVD | 15-9 | Reserved. | R | 0 | | 455h | AUDIO_CTRL_GR<br>PB_REG_10 | DEL4B_BYTE_1 | 8-1 | Secondary Audio group delay data for channel 4 byte 1. | R/W | 0 | | | | EBIT4B | 0 | Secondary Audio group delay data valid flag for channel 4. | R/W | 0 | | | ALIDIO CTRI CR | RSVD | 15-9 | Reserved. | R | 0 | | 456h | AUDIO_CTRL_GR<br>PB_REG_11 | DEL4B_BYTE_2 | 8-0 | Secondary Audio group delay data for channel 4 byte 2. | R/W | 0 | | | ALIDIO CTDI CD | RSVD | 15-9 | Reserved. | R | 0 | | 457h | AUDIO_CTRL_GR<br>PB_REG_12 | DEL4B_BYTE_3 | 8-0 | Secondary Audio group delay data for channel 4 byte 3. | R/W | 0 | # 4.14.3 HD and 3G Audio Core Registers Table 4-36: HD and 3G Audio Core Configuration and Status Registers | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|---------------|-----------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | | | CTR_AGR | 15 | Selects replacement of audio<br>control packets.<br>LOW - Do not replace audio control<br>packets<br>HIGH - Replace all audio control | R/W | 0 | | | | AGR | 14 | Selects Audio Group Replacement operating mode. Active HIGH. | R/W | 0 | | | | ONE_AGR | 13 | Specifies the replacement of just<br>the primary group.<br>LOW - Replace both the primary<br>and secondary groups.<br>HIGH - Replace only the primary<br>group. | R/W | 0 | | | | CTRB_ON | 12 | Specifies the embedding of the secondary group audio control packets. Active HIGH. | R/W | 1 | | | | ASXB | 11 | Secondary Group asynchronous mode. Active HIGH. | R/W | 0 | | 800h | CFG_AUD | AFNB_AUTO | 10 | Enables Secondary group audio frame number generation. Active HIGH. | R/W | 1 | | | | CTRA_ON | 9 | Specifies the embedding of primary group audio control packets. Active HIGH. | R/W | 1 | | | | ASXA | 8 | Primary Group asynchronous mode. | R/W | 0 | | | | AFNA_AUTO | 7 | Enables Primary group audio frame number generation. | R/W | 1 | | | | ANF_OFS | 6-4 | Offset to add to generated Audio Frame Number. Must be in the range of 0 to 4. | R/W | 0 | | | | IDB | 3-2 | Specifies the Secondary audio<br>group to embed.<br>00: Audio group #1<br>01: Audio group #2<br>10: Audio group #3<br>11: Audio group #4 | R/W | 1 | | | | IDA | 1-0 | Specifies the Primary audio group<br>to embed.<br>00: Audio group #1<br>01: Audio group #2<br>10: Audio group #3<br>11: Audio group #4 | R/W | 0 | | 801h | RSVD | RSVD | 15-0 | Reserved. | R | 0 | Table 4-36: HD and 3G Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|-------------------------|-----------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | | | RSVD | 15-1 | Reserved. | R | 0 | | 802h | CHANNEL_STAT_<br>REGREN | ACS_REGEN | 0 | Specifies that Audio Channel Status of all channels should be replaced with ACSR[183:0] field. LOW: Do not replace Channel Status HIGH: Replace Channel Status of all channels | R/W | 0 | | | | RSVD | 15-14 | Reserved. | R | 0 | | | | AES_ERRD | 13 | Stereo Pair D audio input parity<br>error when using AES format.<br>Automatically cleared when read. | R | 0 | | | | AES_ERRC | 12 | Stereo Pair C audio input parity<br>error when using AES format.<br>Automatically cleared when read. | R | 0 | | | | AES_ERRB | 11 | Stereo Pair B audio input parity<br>error when using AES format.<br>Automatically cleared when read. | R | 0 | | | PACKET_DET_<br>STATUS | AES_ERRA | 10 | Stereo Pair A audio input parity<br>error when using AES format.<br>Automatically cleared when read. | R | 0 | | | | ACPG4_DET | 9 | Set while Group 4 audio control packets are detected. | R | 0 | | 803h | | ACPG3_DET | 8 | Set while Group 3 audio control packets are detected. | R | 0 | | | | ACPG2_DET | 7 | Set while Group 2 audio control packets are detected. | R | 0 | | | | ACPG1_DET | 6 | Set while Group 1 audio control packets are detected. | R | 0 | | | | ADPG4_DET | 5 | Set while Group 4 audio data packets are detected. | R | 0 | | | | ADPG3_DET | 4 | Set while Group 3 audio data packets are detected. | R | 0 | | | | ADPG2_DET | 3 | Set while Group 2 audio data packets are detected. | R | 0 | | | | ADPG1_DET | 2 | Set while Group 1 audio data packets are detected. | R | 0 | | | | ACS_APPLY_WAITB | 1 | Set while the GS2972 is waiting for<br>a status boundary in the Secondary<br>group before applying the<br>ACSR[183:0] data to that group. | R | 0 | | 803h | PACKET_DET_<br>STATUS | ACS_APPLY_WAITA | 0 | ACS_APPLY_WAITA: Set while the multiplexer is waiting for a status boundary in Primary group before applying the ACSR[183:0] data. | R | 0 | Table 4-36: HD and 3G Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |-----------------|------------------------|--------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | | AEC EDII EDD | RSVD | 15-4 | Reserved. | R | 0 | | 804h | AES_EBU_ERR_<br>STATUS | HELD_AES_ERR | 3-0 | AES received errors for the 4 audio lines. | R | 0 | | | | RSVD | 15-1 | Reserved. | R | 0 | | 805h | CASCADE | EN_CASCADE | 0 | If HIGH, puts the GS2972 into cascade mode. This bit is only effective if the AGR bit is LOW. | R/W | 0 | | 806h to<br>809h | RSVD | RSVD | 15-0 | Reserved. | R | 0 | | | | AMD | 15-14 | Audio input format selector for Stereo Pair D input channels 7 and 8. 00: AES/EBU 01: Serial Left Justified 10: Serial Right Justified 11: I <sup>2</sup> S | R/W | 3 | | | SERIAL_AUDIO_ | AMC | 13-12 | Audio input format selector for Stereo Pair C input channels 5 and 6. (See above for decoding). | R/W | 3 | | | | АМВ | 11-10 | Audio input format selector for Stereo Pair B input channels 3 and 4. (See above for decoding). | R/W | 3 | | 2041 | | AMA | 9-8 | Audio input format selector for<br>Stereo Pair A input channels 1 and<br>2. (See above for decoding). | R/W | 3 | | 80Ah | FORMAT | MUTE8 | 7 | Audio input channel 8 mute enable. | R/W | 0 | | | | MUTE7 | 6 | Audio input channel 7 mute enable. | R/W | 0 | | | | MUTE6 | 5 | Audio input channel 6 mute enable. | R/W | 0 | | | | MUTE5 | 4 | Audio input channel 5 mute enable. | R/W | 0 | | | | MUTE4 | 3 | Audio input channel 4 mute enable. | R/W | 0 | | | | MUTE3 | 2 | Audio input channel 3 mute enable. | R/W | 0 | | | | MUTE2 | 1 | Audio input channel 2 mute enable. | R/W | 0 | | 80Ah | | MUTE1 | 0 | Audio input channel 1 mute enable. | R/W | 0 | Table 4-36: HD and 3G Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|---------------------|--------------|-------|---------------------------------------------------|-----|---------| | | | RSVD | 15 | Reserved. | R | 0 | | | | GPA_WCLK_SRC | 14-12 | Primary Audio group word clock source selector. | R/W | 0 | | | CHANNEL_XP_ | GPA_CH4_SRC | 11-9 | Primary Audio group channel 4 source selector. | R/W | 3 | | 80Bh | GRPA | GPA_CH3_SRC | 8-6 | Primary Audio group channel 3 source selector. | R/W | 2 | | | | GPA_CH2_SRC | 5-3 | Primary Audio group channel 2 source selector. | R/W | 1 | | | | GPA_CH1_SRC | 2-0 | Primary Audio group channel 1 source selector. | R/W | 0 | | | | RSVD | 15 | Reserved. | R | 0 | | | | GPB_WCLK_SRC | 14-12 | Secondary Audio group word clock source selector. | R/W | 4 | | | CHANNEL VD | GPB_CH4_SRC | 11-9 | Secondary Audio group channel 4 source selector. | R/W | 7 | | 80Ch | CHANNEL_XP_<br>GRPB | GPB_CH3_SRC | 8-6 | Secondary Audio group channel 3 source selector. | R/W | 6 | | | | GPB_CH2_SRC | 5-3 | Secondary Audio group channel 2 source selector. | R/W | 5 | | | | GPB_CH1_SRC | 2-0 | Secondary Audio group channel 1 source selector. | R/W | 4 | Table 4-36: HD and 3G Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|--------------------|--------------|-----|-----------------------------------------------------------------------------------------------------|-----|---------| | | | RSVD | 15 | Reserved. | R | 0 | | | | EN_NO_VIDEO | 14 | Asserts AUDIO_INT mask bit when the video format is unknown i.e. when NO_VIDEO register bit is set. | R/W | 0 | | | | EN_MUX_ERRB | 13 | Asserts AUDIO_INT when the MUX_ERRB flag is set. | R/W | 0 | | | | EN_MUX_ERRA | 12 | Asserts AUDIO_INT when the MUX_ERRA flag is set. | R/W | 0 | | | | EN_AES_ERRD | 11 | Asserts AUDIO_INT when the AES_ERRD flag is set. | R/W | 0 | | | | EN_AES_ERRC | 10 | Asserts AUDIO_INT when the AES_ERRC flag is set. | R/W | 0 | | | | EN_AES_ERRB | 9 | Asserts AUDIO_INT when the AES_ERRB flag is set. | R/W | 0 | | | | EN_AES_ERRA | 8 | Asserts AUDIO_INT when the AES_ERRA flag is set. | R/W | 0 | | 80Dh | INTERRUPT_<br>MASK | EN_ACPG4_DET | 7 | Asserts AUDIO_INT when the ACPG4_DET flag is set. | R/W | 0 | | | | EN_ACPG3_DET | 6 | Asserts AUDIO_INT when the ACPG3_DET flag is set. | R/W | 0 | | | | EN_ACPG2_DET | 5 | Asserts AUDIO_INT when the ACPG2_DET flag is set. | R/W | 0 | | | | EN_ACPG2_DET | 5 | Asserts AUDIO_INT when the ACPG2_DET flag is set. | R/W | 0 | | | | EN_ACPG1_DET | 4 | Asserts AUDIO_INT when the ACPG1_DET flag is set. | R/W | 0 | | | | EN_ADPG4_DET | 3 | Asserts AUDIO_INT when the ADPG4_DET flag is set. | R/W | 0 | | | | EN_ADPG3_DET | 2 | Asserts AUDIO_INT when the ADPG3_DET flag is set. | R/W | 0 | | | | EN_ADPG2_DET | 1 | Asserts AUDIO_INT when the ADPG2_DET flag is set. | R/W | 0 | | | | EN_ADPG1_DET | 0 | Asserts AUDIO_INT when the ADPG1_DET flag is set. | R/W | 0 | Table 4-36: HD and 3G Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|---------------|--------------|-------|------------------------------------------------------------------------------------------------------------------|-----|---------| | | | RSVD | 15-13 | Reserved. | R | 0 | | | | MUTE_ALL | 12 | Mutes all input audio channels. | R/W | 0 | | | | LSB_FIRSTD | 11 | Causes the fourth stereo pair serial input formats to use LSB first. | R/W | 0 | | | | LSB_FIRSTC | 10 | Causes the third stereo pair serial input formats to use LSB first. | R/W | 0 | | | | LSB_FIRSTB | 9 | Causes the second stereo pair serial input formats to use LSB first. | R/W | 0 | | | | LSB_FIRSTA | 8 | Causes the first stereo pair serial input formats to use LSB first. | R/W | 0 | | | | ACT8 | 7 | Specifies embedding of secondary audio group channel 8. Active HIGH. | R/W | 1 | | | ACTIVE | ACT7 | 6 | Specifies embedding of secondary audio group channel 7. Active HIGH. | R/W | 1 | | 80Eh | CHANNEL | ACT6 | 5 | Specifies embedding of secondary audio group channel 6. Active HIGH. | R/W | 1 | | | | ACT5 | 4 | Specifies embedding of secondary audio group channel 5. Active HIGH. | R/W | 1 | | | | ACT4 | 3 | Specifies embedding of secondary audio group channel 4. Active HIGH. | R/W | 1 | | | | ACT3 | 2 | Specifies embedding of secondary audio group channel 3. Active HIGH. | R/W | 1 | | | | ACT2 | 1 | Specifies embedding of secondary audio group channel 2. Active HIGH. | R/W | 1 | | | | ACT1 | 0 | Specifies embedding of secondary audio group channel 1. Active HIGH. | R/W | 1 | | | | RSVD | 15-3 | Reserved. | R | 0 | | | | MUX_ERRB | 2 | Set in Cascade mode when the incoming video contains packets with the same group number as the Secondary Group. | R | 0 | | 80Fh | XPOINT_ERROR | MUX_ERRA | 1 | Set in Cascade mode when the incoming video contains packets with the same group number as the Primary Group. | R | 0 | | | | XPOINT_ERROR | 0 | Set when the crosspoint switch is configured to put the same audio channel in both Primary and Secondary Groups. | R | 0 | Table 4-36: HD and 3G Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |-----------------|---------------------------|----------------|------|--------------------------------------------------------------|-----|---------| | 810h to<br>81Fh | RSVD | RSVD | _ | Reserved. | R | 0 | | 920h | CHANNEL_ | RSVD | 15-8 | Reserved. | R | 0 | | 820h | STATUS_REG_1 | ACSR_BYTE_1 | 7-0 | Audio channel status block byte 1. | R/W | 133 | | 821h | CHANNEL_ | RSVD | 15-8 | Reserved. | R | 0 | | 02111 | STATUS_REG_2 | ACSR_BYTE_2 | 7-0 | Audio channel status block byte 2. | R/W | 8 | | 822h | CHANNEL_ | ACSR_BYTE_4 | 15-8 | Audio channel status block byte 4. | R/W | 0 | | 02211 | STATUS_REG_3 | ACSR_BYTE_3 | 7-0 | Audio channel status block byte 3. | R/W | 44 | | 823h | CHANNEL_ | ACSR_BYTE_6 | 15-8 | Audio channel status block byte 6. | R/W | 0 | | 02311 | STATUS_REG_4 | ACSR_BYTE_5 | 7-0 | Audio channel status block byte 5. | R/W | 0 | | 924h | CHANNEL_ | ACSR_BYTE_8 | 15-8 | Audio channel status block byte 8. | R/W | 0 | | 824h | STATUS_REG_5 | ACSR_BYTE_7 | 7-0 | Audio channel status block byte 7. | R/W | 0 | | 02Eh | CHANNEL_ | ACSR_BYTE_10 | 15-8 | Audio channel status block byte 10. | R/W | 0 | | 825h | STATUS_REG_6 | ACSR_BYTE_9 | 7-0 | Audio channel status block byte 9. | R/W | 0 | | 02Ch | CHANNEL_<br>STATUS_REG_7 | ACSR_BYTE_12 | 15-8 | Audio channel status block byte 12. | R/W | 0 | | 826h | | ACSR_BYTE_11 | 7-0 | Audio channel status block byte 11. | R/W | 0 | | 0276 | CHANNEL_ | ACSR_BYTE_14 | 15-8 | Audio channel status block byte 14. | R/W | 0 | | 827h | STATUS_REG_8 | ACSR_BYTE_13 | 7-0 | Audio channel status block byte 13. | R/W | 0 | | 828h | CHANNEL_ | ACSR_BYTE_16 | 15-8 | Audio channel status block byte 16. | R/W | 0 | | 02011 | STATUS_REG_9 | ACSR_BYTE_15 | 7-0 | Audio channel status block byte 15. | R/W | 0 | | 920h | CHANNEL_ | ACSR_BYTE_18 | 15-8 | Audio channel status block byte 18. | R/W | 0 | | 829h | STATUS_REG_10 | ACSR_BYTE_17 | 7-0 | Audio channel status block byte 17. | R/W | 0 | | 02.45 | CHANNEL_ | ACSR_BYTE_20 | 15-8 | Audio channel status block byte 20. | R/W | 0 | | 82Ah | STATUS_REG_11 | ACSR_BYTE_19 | 7-0 | Audio channel status block byte 19. | R/W | 0 | | oanh. | CHANNEL_ | ACSR_BYTE_22 | 15-8 | Audio channel status block byte 22. | R/W | 0 | | 82Bh | STATUS_REG_12 | ACSR_BYTE_21 | 7-0 | Audio channel status block byte 21. | R/W | 0 | | 92Ch | CHANNEL_ | RSVD | 15-8 | Reserved. | R | 0 | | 82Ch | STATUS_REG_13 | ACSR_BYTE_23 | 7-0 | Audio channel status block byte 23. | R/W | 0 | | 82Dh to<br>83Fh | RSVD | RSVD | - | Reserved. | R | 0 | | | | RSVD | 15-9 | Reserved. | R | 0 | | 840h | AUDIO_CTRL_<br>GRPA_REG_1 | DEL1_2A_BYTE_1 | 8-1 | Primary Audio group delay data for channel 1 & 2. | R/W | 0 | | | GNFA_NEG_I | EBIT1_2A | 0 | Primary Audio group delay data valid flag for channel 1 & 2. | R/W | 0 | Table 4-36: HD and 3G Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |-----------------|--------------------------------|----------------|---------------------------------------------------|----------------------------------------------------------------|-----|---------| | AUDIO_CTRL_ | | RSVD | 15-9 | Reserved. | R | 0 | | 841h GRPA_REG_2 | DEL1_2A_BYTE_2 | 8-0 | Primary Audio group delay data for channel 1 & 2. | R/W | 0 | | | | AUDIO_CTRL_ | RSVD | 15-9 | Reserved. | R | 0 | | 842h | GRPA_REG_3 | DEL1_2A_BYTE_3 | 8-0 | Primary Audio group delay data for channel 1 & 2. | R/W | 0 | | | | RSVD | 15-9 | Reserved. | R | 0 | | 843h | AUDIO_CTRL_<br>GRPA_REG_4 | DEL3_4A_BYTE_1 | 8-1 | Primary Audio group delay data for channel 3 & 4. | R/W | 0 | | | | EBIT3_4A | 0 | Primary Audio group delay data valid flag for channel 3 & 4. | R/W | 0 | | | AUDIO_CTRL_ | RSVD | 15-9 | Reserved. | R | 0 | | 844h | GRPA_REG_5 | DEL3_4A_BYTE_2 | 8-0 | Primary Audio group delay data for channel 3 & 4. | R/W | 0 | | | ALIDIO CTPI | RSVD | 15-9 | Reserved. | R | 0 | | 845h | 845h AUDIO_CTRL_<br>GRPA_REG_6 | DEL3_4A_BYTE_3 | 8-0 | Primary Audio group delay data for channel 3 & 4. | R/W | 0 | | | | RSVD | 15-9 | Reserved. | R | 0 | | 846h | AUDIO_CTRL_<br>GRPB_REG_1 | DEL1_2B_BYTE_1 | 8-1 | Secondary Audio group delay data for channel 1 & 2. | R/W | 0 | | | | EBIT1_2B | 0 | Secondary Audio group delay data valid flag for channel 1 & 2. | R/W | 0 | | | AUDIO_CTRL_ | RSVD | 15-9 | Reserved. | R | 0 | | 847h | GRPB_REG_2 | DEL1_2B_BYTE_2 | 8-0 | Secondary Audio group delay data for channel 1 & 2. | R/W | 0 | | | AUDIO_CTRL_ | RSVD | 15-9 | Reserved. | R | 0 | | 848h | GRPB_REG_3 | DEL1_2B_BYTE_3 | 8-0 | Secondary Audio group delay data for channel 1 & 2. | R/W | 0 | | | | RSVD | 15-9 | Reserved. | R | 0 | | 849h | AUDIO_CTRL_<br>GRPB_REG_4 | DEL3_4B_BYTE_1 | 8-1 | Secondary Audio group delay data for channel 3 & 4. | R/W | 0 | | | | EBIT3_4B | 0 | Secondary Audio group delay data for channel 3 & 4. | R/W | 0 | | | ALIDIO CTRI | RSVD | 15-9 | Reserved. | R | 0 | | 84Ah | AUDIO_CTRL_<br>GRPB_REG_5 | DEL3_4B_BYTE_2 | 8-0 | Secondary Audio group delay data for channel 3 & 4. | R/W | 0 | | | AUDIO_CTRL_ | RSVD | 15-9 | Reserved. | R | 0 | | XΔKN | GRPB_REG_6 | DEL3_4B_BYTE_3 | 8-0 | Secondary Audio group delay data for channel 3 & 4. | R/W | 0 | #### 4.15 JTAG ID Codeword The Platform ID for the 297X family is 0Fh. The part number field of the JTAG ID codeword for the GS2972 is set to 0F01h. ## 4.16 JTAG Test Operation When the JTAG/HOST pin is HIGH, the GSPI host interface port is configured for JTAG test operation. In this mode the SCLK, SDIN, SDOUT and $\overline{\text{CS}}$ become TCK, TDI, TDO and TMS. In addition, the TRST pin becomes active. Boundary scan testing using the JTAG interface is enabled in this mode. When the $\overline{\text{JTAG/HOST}}$ pin is LOW, the dedicated JTAG interface is used. In this mode the TCK, TDI, TDO and TMS pins are active. This is the recommended mode for new designs. ## 4.17 Device Power-Up Because the GS2972 is designed to operate in a multi-voltage environment, any power-up sequence is allowed. The Charge Pump, Phase Detector, Core Logic, Serial Digital Output and I/O Buffers can all be powered up in any order. #### 4.18 Device Reset **Note:** At power-up, the device must be reset to operate correctly. In order to initialize all internal operating conditions to their default states, hold the $\overline{RESET}$ signal LOW for a minimum of $t_{reset}$ = 1ms after all power supplies are stable. There are no requirements for power supply sequencing. When held in reset, all device outputs will be driven to a high-impedance state. Figure 4-35: Reset Pulse # 5. Application Reference Design ## **5.1 Typical Application Circuit** Figure 5-1: Typical Application Circuit # 6. References & Relevant Standards | SMPTE ST 125 | Component video signal 4:2:2 – bit parallel interface | |----------------|---------------------------------------------------------------------------------------------------------------------| | SMPTE ST 259-C | 10-bit 4:2:2 Component and 4fsc Composite Digital Signals - Serial Digital Interface | | SMPTE ST 260 | 1125 / 60 high definition production system – digital representation and bit parallel interface | | SMPTE ST 267 | Bit parallel digital interface – component video signal 4:2:2 16 x 9 aspect ratio | | SMPTE ST 272 | Formatting AES/EBU Audio and Auxiliary Data into Digital Video Ancillary Data Space | | SMPTE ST 274 | 1920 x 1080 scanning analog and parallel digital interfaces for multiple picture rates | | SMPTE ST 291 | Ancillary Data Packet and Space Formatting | | SMPTE ST 292 | Bit-Serial Digital Interface for High-Definition Television Systems | | SMPTE ST 293 | 720x 483 active line at 59.94Hz progressive scan production – digital representation | | SMPTE ST 296 | 1280 x 720 scanning, analog and digital representation and analog interface $\ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \$ | | SMPTE ST 299 | 24-Bit Digital Audio Format for HDTV Bit-Serial Interface | | SMPTE ST 305 | Serial Data Transport Interface | | SMPTE ST 348 | High Data-Rate Serial Data Transport Interface (HD-SDTI) | | SMPTE ST 352 | Video Payload Identification for Digital Television Interfaces | | SMPTE ST 372 | Dual Link ST 292 Interface for 1920 x 1080 Picture Raster | | SMPTE ST 424 | 3Gb/s Signal/Data Serial Interface | | SMPTE ST 425 | 3Gb/s Signal/Data Serial Interface - Source Image Format Mapping | | SMPTE RP165 | Error Detection Checkwords and Status Flags for use in Bit-Serial Digital Interfaces for Television | | SMPTE RP168 | Definition of Vertical Interval Switching Point for Synchronous Video<br>Switching | | CEA 861 | Video Timing Requirements | | | | # 7. Package & Ordering Information ## 7.1 Package Dimensions \* THE BALL DIAMETER, BALL PITCH, STAND-OFF & PACKAGE THICKNESS ARE DIFFERENT FROM JEDEC SPEC M0192 (LOW PROFILE BGA FAMILY) Figure 7-1: Package Dimensions # 7.2 Packaging Data **Table 7-1: Packaging Data** | Parameter | Value | |----------------------------------------------------------------------|------------------------------------------------------------------------| | Package Type | 11mm x 11mm 100-ball LBGA | | Package Drawing<br>Reference | JEDEC M0192 (with exceptions noted in Package Dimensions on page 122). | | Moisture Sensitivity Level | 3 | | Junction to Case Thermal Resistance, $\theta_{j-c}$ | 10.4°C/W | | Junction to Air Thermal Resistance, $\theta_{j-a}$ (at zero airflow) | 37.1°C/W | | Junction to Board Thermal Resistance, $\theta_{j-b}$ | 26.4°C/W | | Psi, ψ | 0.4°C/W | | Pb-free and RoHS<br>Compliant | Yes | ## 7.3 Marking Diagram XXXXXX - Last 6 digits (excluding decimal) of SAP Batch Assembly (FIN) as listed on Packing Slip. E3 - Pb-free & Green indicator YYWW - Date Code Figure 7-2: Marking Diagram ## 7.4 Solder Reflow Profiles The GS2972 is available in a Pb-free package. It is recommended that the Pb-free package be soldered with Pb-free paste using the reflow profile shown in Figure 7-3. Figure 7-3: Pb-free Solder Reflow Profile ## 7.5 Ordering Information **Table 7-2: Ordering Information** | Part Number | Package | Pb-free | Temperature Range | |-------------|--------------|---------|-------------------| | GS2972-IBE3 | 100-ball BGA | Yes | -20°C to 85°C | ## DOCUMENT IDENTIFICATION FINAL DATA SHEET Information relating to this product and the application or design described herein is believed to be reliable, however such information is provided as a guide only and Semtech assumes no liability for any errors in this document, or for the application or design described herein. Semtech reserves the right to make changes to the product or this document at any time without notice. #### **CAUTION** ELECTROSTATIC SENSITIVE DEVICES DO NOT OPEN PACKAGES OR HANDLE EXCEPT AT A STATIC-FREE WORKSTATION #### © Semtech 2012 All rights reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent or other industrial or intellectual property rights. Semtech assumes no responsibility or liability whatsoever for any failure or unexpected operation resulting from misuse, neglect improper installation, repair or improper handling or unusual physical or electrical stress including, but not limited to, exposure to parameters beyond the specified maximum ratings or operation outside the specified range. SEMTECH PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF SEMTECH PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE UNDERTAKEN SOLELY AT THE CUSTOMER'S OWN RISK. Should a customer purchase or use Semtech products for any such unauthorized application, the customer shall indemnify and hold Semtech and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs damages and attorney fees which could arise. Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. #### **Contact Information** Semtech Corporation Gennum Products Division 200 Flynn Road, Camarillo, CA 93012 Phone: (805) 498-2111, Fax: (805) 498-3804 www.semtech.com # **GS2971A** # 3Gb/s, HD, SD SDI Receiver, with Integrated Adaptive Cable Equalizer complete with SMPTE Audio and Video Processing #### **Key Features** - Operation at 2.97Gb/s, 2.97/1.001Gb/s, 1.485Gb/s, 1.485/1.001Gb/s and 270Mb/s - Supports SMPTE ST 425 (Level A and Level B), SMPTE ST 424, SMPTE ST 292, SMPTE ST 259-C and DVB-ASI - Integrated adaptive cable equalizer - Typical equalized length of Belden 1694A cable: - 150m at 2.97Gb/s - 250m at 1.485Gb/s - 480m at 270Mb/s - Integrated Reclocker with low phase noise, integrated VCO - Serial digital reclocked, or non-reclocked output - Integrated audio de-embedder for 8 channels of 48kHz audio - Integrated audio clock generator - Ancillary data extraction - Optional conversion from SMPTE ST 425 Level B to Level A for 1080p 50/60 4:2:2 10-bit - Parallel data bus selectable as either 20-bit or 10-bit - Comprehensive error detection and correction features - Output H, V, F or CEA 861 Timing Signals - 1.2V digital core power supply, 1.2V and 3.3V analog power supplies, and selectable 1.8V or 3.3V I/O power supply - GSPI Host Interface - -20°C to +85°C operating temperature range - Low power operation (typically 545mW) - Small 11mm x 11mm 100-ball BGA package - Pb-free and RoHS compliant ### **Applications** Application: Single Link (3G-SDI) to Dual Link (HD-SDI) Converter #### Application: 1080p50/60 Monitor #### Application: Multi-format Downconverter #### Application: Multi-input Video Monitoring System Application: Multi-format Audio De-embedder Module Application: Multi-format Digital VTR/Video Server #### **Description** The GS2971A is a multi-rate SDI integrated Receiver which includes complete SMPTE processing, as per SMPTE ST 425, SMPTE ST 292 and SMPTE ST 259-C. The SMPTE processing features can be bypassed to support signals with other coding schemes. The GS2971A integrates Semtech's adaptive cable equalizer technology, achieving unprecedented cable lengths and jitter tolerance. It features DC restoration to compensate for the DC content of SMPTE pathological signals. The device features an Integrated Reclocker with an internal VCO and a wide Input Jitter Tolerance (IJT) of 0.7UI. A serial digital loop-through output is provided, which can be configured to output either reclocked or non-reclocked serial digital data. The serial digital output can be connected to an external cable driver. The device operates in one of four basic modes: SMPTE mode, DVB-ASI mode, Data-Through mode or Standby mode. In SMPTE mode (the default operating mode), the GS2971A performs full SMPTE processing, and features a number of data integrity checks and measurement capabilities. The device also supports ancillary data extraction, and can provide entire ancillary data packets through host-accessible registers. It also provides a variety of other packet detection and error handling features. All of these processing features are optional, and may be individually enabled or disabled through register programming. Both SMPTE ST 425 Level A and Level B inputs are supported with optional conversion from Level B to Level A for $1080p \, 50/59.94/60 \, 4:2:2 \, 10$ -bit inputs. In DVB-ASI mode, sync word detection, alignment and 8b/10b decoding is applied to the received data stream. In Data-Through mode all forms of SMPTE and DVB-ASI processing are disabled, and the device can be used as a simple serial to parallel converter. The device can also operate in a lower power Standby mode. In this mode, no signal processing is carried out and the parallel output is held static. Parallel data outputs are provided in 20-bit or 10-bit format for 3Gb/s, HD and SD video rates, with a variety of mapping options. As such, this parallel bus can interface directly with video processor ICs, and output data can be multiplexed onto 10 bits for a low pin count interface. Up to eight channels (two audio groups) of serial digital audio may be extracted from the video data stream, in accordance with SMPTE ST 272-C and SMPTE ST 299. The output audio formats supported by the device include AES/EBU and I<sup>2</sup>S, and two other industry standard serial digital formats. A variety of audio processing features are provided to ease implementation. Audio clocks are internally generated and provided by the device. # **Functional Block Diagram** **GS2971A Functional Block Diagram** ## **Revision History** | Version | ECO | PCN | Date | Changes and/or Modifications | |---------|--------|-----|----------------|--------------------------------------------------------------------------------------------------------------------------------------------| | 3 | 014961 | _ | August 2013 | Clarified IOPROC_EN/DIS register configuration throughout Section 4. Added note to Section 4.20. Updated SMPTE format throughout document. | | 2 | 158578 | - | September 2012 | Added back the Typ column in the Table 2-4: AC Electrical Characteristics | | 1 | 158083 | - | June 2012 | Updates throughout the document | | 0 | 154391 | - | July 2010 | New Document | ## **Contents** | 1. Pin Out | 9 | |-----------------------------------------------------------------------|----| | 1.1 Pin Assignment | 9 | | 1.2 Pin Descriptions | 9 | | 2. Electrical Characteristics | 16 | | 2.1 Absolute Maximum Ratings | 16 | | 2.2 Recommended Operating Conditions | 16 | | 2.3 DC Electrical Characteristics | 17 | | 2.4 AC Electrical Characteristics | 19 | | 3. Input/Output Circuits | 25 | | 4. Detailed Description | 28 | | 4.1 Functional Overview | 28 | | 4.2 SMPTE ST 425 Mapping - 3G Level A and Level B Formats | 29 | | 4.2.1 Level A Mapping | 29 | | 4.2.2 Level B Mapping | 29 | | 4.3 Serial Digital Input | 30 | | 4.3.1 Integrated Adaptive Cable Equalizer | 30 | | 4.4 Serial Digital Loop-Through Output | 31 | | 4.5 Serial Digital Reclocker | 32 | | 4.5.1 PLL Loop Bandwidth | 32 | | 4.6 External Crystal / Reference Clock | 33 | | 4.7 Lock Detect | 34 | | 4.7.1 Asynchronous Lock | 35 | | 4.7.2 Signal Interruption | 35 | | 4.8 SMPTE Functionality | 35 | | 4.8.1 Descrambling and Word Alignment | 35 | | 4.9 Parallel Data Outputs | 36 | | 4.9.1 Parallel Data Bus Buffers | 36 | | 4.9.2 Parallel Output in SMPTE Mode | 39 | | 4.9.3 Parallel Output in DVB-ASI Mode | 39 | | 4.9.4 Parallel Output in Data-Through Mode | 39 | | 4.9.5 Parallel Output Clock (PCLK) | 39 | | 4.9.6 DDR Parallel Clock Timing | 40 | | 4.10 Timing Signal Generator | 42 | | 4.10.1 Manual Switch Line Lock Handling | 43 | | 4.10.2 Automatic Switch Line Lock Handling | 44 | | 4.10.3 Switch Line Lock Handling During Level B to Level A Conversion | 44 | | 4.11 Programmable Multi-function Outputs | 47 | | 4.12 H:V:F Timing Signal Generation | 47 | | 4.12.1 CEA-861 Timing Generation | 49 | | 4.13 Automatic Video Standards Detection | 56 | | 4.13.1 2K Support | 60 | | 4.14 Data Format Detection & Indication | 60 | | 4.15 EDH Detection | 61 | | 4.15.1 EDH Packet Detection | 61 | |-------------------------------------------------------|-----| | 4.15.2 EDH Flag Detection | 62 | | 4.16 Video Signal Error Detection & Indication | 62 | | 4.16.1 TRS Error Detection | 64 | | 4.16.2 Line Based CRC Error Detection | 64 | | 4.16.3 EDH CRC Error Detection | 65 | | 4.16.4 HD & 3G Line Number Error Detection | 65 | | 4.17 Ancillary Data Detection & Indication | 65 | | 4.17.1 Programmable Ancillary Data Detection | 67 | | 4.17.2 SMPTE ST 352 Payload Identifier | 68 | | 4.17.3 Ancillary Data Checksum Error | 69 | | 4.17.4 Video Standard Error | 70 | | 4.18 Signal Processing | 71 | | 4.18.1 TRS Correction & Insertion | 72 | | 4.18.2 Line Based CRC Correction & Insertion | 72 | | 4.18.3 Line Number Error Correction & Insertion | 72 | | 4.18.4 ANC Data Checksum Error Correction & Insertion | 73 | | 4.18.5 EDH CRC Correction & Insertion | 73 | | 4.18.6 Illegal Word Re-mapping | 73 | | 4.18.7 TRS and Ancillary Data Preamble Remapping | 73 | | 4.18.8 Ancillary Data Extraction | 74 | | 4.18.9 Level B to Level A Conversion | 78 | | 4.19 Audio De-embedder | 79 | | 4.19.1 Serial Audio Data I/O Signals | 79 | | 4.19.2 Serial Audio Data Format Support | 81 | | 4.19.3 Audio Processing | 85 | | 4.19.4 Error Reporting | 92 | | 4.20 GSPI - HOST Interface | 93 | | 4.20.1 Command Word Description | 94 | | 4.20.2 Data Read or Write Access | | | 4.20.3 GSPI Timing | 95 | | 4.21 Host Interface Register Maps | 97 | | 4.21.1 Video Core Registers | 97 | | 4.21.2 SD Audio Core Registers | 111 | | 4.21.3 HD and 3G Audio Core Registers | 126 | | 4.22 JTAG Test Operation | 141 | | 4.23 Device Power-up | 143 | | 4.24 Device Reset | 143 | | 4.25 Standby Mode | 143 | | 5. Application Reference Design | | | 5.1 High Gain Adaptive Cable Equalizers | 144 | | 5.2 PCB Layout | | | 5.3 Typical Application Circuit | | | 6. References & Relevant Standards | 146 | | 7. Package & Ordering Information | 147 | |-----------------------------------|-----| | 7.1 Package Dimensions | | | 7.2 Packaging Data | 148 | | 7.3 Marking Diagram | 148 | | 7.4 Solder Reflow Profiles | 149 | | 7.5 Ordering Information | 149 | # **List of Figures** | Figure 3-1: Digital Input Pin with Schmitt Trigger | 25 | |---------------------------------------------------------------------------------------------------------------|----| | Figure 3-2: Bidirectional Digital Input/Output Pin | 25 | | Figure 3-3: Bidirectional Digital Input/Output Pin with programmable drive strength | 26 | | Figure 3-4: XTAL1/XTAL2/XTAL-OUT | 26 | | Figure 3-5: VBG | 26 | | Figure 3-6: LB_CONT | 27 | | Figure 3-7: Loop Filter | 27 | | Figure 3-8: SDO/SDO | 27 | | Figure 3-9: Equalizer Input Equivalent Circuit | 27 | | Figure 4-1: Level A Mapping | 29 | | Figure 4-2: Level B Mapping | 29 | | Figure 4-3: GS2971A Integrated EQ Block Diagram | | | Figure 4-4: 27MHz Clock Sources | 33 | | Figure 4-5: PCLK to Data and Control Signal Output Timing - SDR Mode 1 | | | Figure 4-6: PCLK to Data and Control Signal Output Timing - SDR Mode 2 | | | Figure 4-7: PCLK to Data and Control Signal Output Timing - DDR Mode | | | Figure 4-8: DDR Video Interface - 3G Level A | | | Figure 4-9: DDR Video Interface - 3G Level B | | | Figure 4-10: Delay Adjustment Ranges | | | Figure 4-11: Switch Line Locking on a Non-Standard Switch Line | | | Figure 4-12: H:V:F Output Timing - 3G Level A and HDTV 20-bit Mode | 48 | | Figure 4-13: H:V:F Output Timing - 3G Level A and HDTV 10-bit Mode 3G Level B 20-bit Mode, each 10-bit stream | 48 | | Figure 4-14: H:V:F Output Timing - 3G Level B 10-bit Mode | | | Figure 4-15: H:V:F Output Timing - HD 20-bit Output Mode | | | Figure 4-16: H:V:F Output Timing - HD 10-bit Output Mode | | | Figure 4-17: H:V:F Output Timing - SD 20-bit Output Mode | | | Figure 4-18: H:V:F Output Timing - SD 10-bit Output Mode | | | Figure 4-19: H:V:DE Output Timing 1280 x 720p @ 59.94/60 (Format 4) | 51 | | Figure 4-20: H:V:DE Output Timing 1920 x 1080i @ 59.94/60 (Format 5) | | | Figure 4-21: H:V:DE Output Timing 720 (1440) x 480i @ 59.94/60 (Format 6&7) | | | Figure 4-22: H:V:DE Output Timing 1280 x 720p @ 50 (Format 19) | | | Figure 4-23: H:V:DE Output Timing 1920 x 1080i @ 50 (Format 20) | 53 | | Figure 4-24: H:V:DE Output Timing 720 (1440) x 576 @ 50 (Format 21 & 22) | 54 | | Figure 4-25: H:V:DE Output Timing 1920 x 1080p @ 59.94/60 (Format 16) | 54 | | Figure 4-26: H:V:DE Output Timing 1920 x 1080p @ 50 (Format 31) | 55 | | Figure 4-27: H:V:DE Output Timing 1920 x 1080p @ 23.94/24 (Format 32) | | | Figure 4-28: H:V:DE Output Timing 1920 x 1080p @ 25 (Format 33) | | | Figure 4-29: H:V:DE Output Timing 1920 x 1080p @ 29.97/30 (Format 34) | 56 | | Figure 4-30: 2K Feature Enhancement | | | Figure 4-31: Y/1ANC and C/2ANC Signal Timing | 67 | | Figure 4-32: Ancillary Data Extraction - Step A | 75 | |-------------------------------------------------------------------------|----| | Figure 4-33: Ancillary Data Extraction - Step B | 76 | | Figure 4-34: Ancillary Data Extraction - Step C | 76 | | Figure 4-35: Ancillary Data Extraction - Step D | 77 | | Figure 4-36: ACLK to Data Signal Output Timing | 80 | | Figure 4-37: 1 <sup>2</sup> S Audio Output Format | 81 | | Figure 4-38: AES/EBU Audio Output Format | 81 | | Figure 4-39: Serial Audio, Left Justified, MSB First | 82 | | Figure 4-40: Serial Audio, Left Justified, LSB First | 82 | | Figure 4-41: Serial Audio, Right Justified, MSB First | 82 | | Figure 4-42: Serial Audio, Right Justified, LSB First | 82 | | Figure 4-43: AES/EBU Audio Output to Bit Clock Timing | 82 | | Figure 4-44: ECC 24-bit Array and Examples | 85 | | Figure 4-45: Sample Distribution over 5 Video Frames (525-line Systems) | 87 | | Figure 4-46: Audio Buffer After Initial 26 Sample Write | 87 | | Figure 4-47: Audio Buffer Pointer Boundary Checking | 88 | | Figure 4-48: GSPI Application Interface Connection | 93 | | Figure 4-49: Command Word Format | 94 | | Figure 4-50: Data Word Format | 95 | | Figure 4-51: Write Mode | 95 | | Figure 4-52: Read Mode | 95 | | Figure 4-53: GSPI Time Delay | 95 | | Figure 4-54: In-Circuit JTAG1 | 42 | | Figure 4-55: System JTAG1 | 42 | | Figure 4-56: Reset Pulse1 | 43 | | Figure 5-1: Typical Application Circuit1 | 45 | | Figure 7-1: Package Dimensions1 | 47 | | Figure 7-2: GS2971A Marking Diagram1 | 48 | | Figure 7-3: Pb-free Solder Reflow Profile1 | 49 | ## **List of Tables** | Table 1-1: Pin Description | 9 | |-------------------------------------------------------------------------|----| | Table 2-1: Absolute Maximum Ratings | 16 | | Table 2-2: Recommended Operating Conditions | 16 | | Table 2-3: DC Electrical Characteristics | 17 | | Table 2-4: AC Electrical Characteristics | 19 | | Table 4-1: Serial Digital Output | 31 | | Table 4-2: PLL Loop Bandwidth | 32 | | Table 4-3: Input Clock Requirements | 33 | | Table 4-4: Lock Detect Conditions. | 34 | | Table 4-5: GS2971A Output Video Data Format Selections | 38 | | Table 4-6: GS2971A PCLK Output Rates | 40 | | Table 4-7: Switch Line Position for Digital Systems | 45 | | Table 4-8: Output Signals Available on Programmable Multi-Function Pins | | | Table 4-9: Supported CEA-861 Formats | 49 | | Table 4-10: CEA861 Timing Formats | | | Table 4-11: Supported Video Standard Codes | | | Table 4-12: Data Format Register Codes | 61 | | Table 4-13: Error Status Register and Error Mask Register | | | Table 4-14: SMPTE ST 352 Packet Data | 69 | | | | | Table 4-15: IOPROC_1 and IOPROC_2 Register Bits | 71 | |-----------------------------------------------------------------------------|-------| | Table 4-16: Serial Audio Pin Descriptions | | | Table 4-17: Audio Output Formats | 81 | | Table 4-18: Audio Data Packet Detect Register | 83 | | Table 4-19: Audio Group DID Host Interface Settings | 84 | | Table 4-20: Audio Data and Control Packet DID Setting Register | 84 | | Table 4-21: Audio Buffer Pointer Offset Settings | 88 | | Table 4-22: Audio Channel Mapping Codes | 89 | | Table 4-23: Audio Sample Word Lengths | 90 | | Table 4-24: Audio Channel Status Information Registers | 91 | | Table 4-25: Audio Channel Status Block for Regenerate Mode Default Settings | 91 | | Table 4-26: Audio Mute Control Bits | | | Table 4-27: GSPI Time Delay | 95 | | Table 4-28: GSPI Timing Parameters (50% levels; 3.3V or 1.8V operation) | 96 | | Table 4-29: Video Core Configuration and Status Registers | 97 | | Table 4-30: SD Audio Core Configuration and Status Registers | . 111 | | Table 4-31: HD and 3G Audio Core Configuration and Status Registers | . 126 | | Table 4-32: ANC Extraction FIFO Access Registers | . 141 | | Table 6-1: SMPTE Standards Reference | . 146 | | Table 7-1: Packaging Data | . 148 | # 1. Pin Out # 1.1 Pin Assignment | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | |---|--------------|----------------|------------------|--------------|--------------|--------------|------------------|-------------------|--------|--------| | Α | VBG | LF | LB_CONT | VCO_<br>VDD | STAT0 | STAT1 | IO_VDD | PCLK | DOUT18 | DOUT17 | | В | A_VDD | PLL_<br>VDD | RSV | VCO_<br>GND | STAT2 | STAT3 | IO_GND | DOUT19 | DOUT16 | DOUT15 | | C | SDI | A_GND | PLL_<br>VDD | PLL_<br>VDD | STAT4 | STAT5 | RESET<br>_TRST | DOUT12 | DOUT14 | DOUT13 | | D | SDI | A_GND | A_GND | PLL_<br>GND | CORE<br>_GND | CORE<br>_VDD | SW_EN | JTAG/<br>HOST | IO_GND | IO_VDD | | Ε | EQ_VDD | EQ_GND | A_GND | PLL_<br>GND | CORE<br>_GND | CORE<br>_VDD | SDOUT_<br>TDO | SDIN_<br>TDI | DOUT10 | DOUT11 | | F | AGCP | RSV | A_GND | PLL_<br>GND | CORE<br>_GND | CORE<br>_VDD | CS_<br>TMS | SCLK_<br>TCK | DOUT8 | DOUT9 | | G | AGCN | A_GND | RC_BYP | CORE<br>_GND | CORE<br>_GND | CORE<br>_VDD | SMPTE_<br>BYPASS | DVB_ASI | IO_GND | IO_VDD | | Н | BUFF_<br>VDD | BUFF_<br>GND | AUDIO_<br>EN/DIS | WCLK | TIM_861 | XTAL_<br>OUT | 20bit/<br>10bit | IOPROC_<br>EN/DIS | DOUT6 | DOUT7 | | J | SDO | SDO_<br>EN/DIS | AOUT<br>_1/2 | ACLK | AOUT<br>_5/6 | XTAL2 | IO_GND | DOUT1 | DOUT4 | DOUT5 | | K | SDO | STANDBY | AOUT<br>_3/4 | AMCLK | AOUT<br>_7/8 | XTAL1 | IO_VDD | DOUT0 | DOUT2 | DOUT3 | # **1.2 Pin Descriptions** **Table 1-1: Pin Description** | Pin<br>Number | Name | Туре | Description | |---------------|---------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A1 | VBG | Analog Input | Band Gap voltage filter connection. | | A2 | LF | Analog Input | Loop Filter component connection. | | A3 | LB_CONT | Analog Input | Connection for loop bandwidth control resistor. | | A4 | VCO_VDD | Input Power | POWER pin for the VCO. Connect to a 1.2V $\pm$ 5% analog supply followed by a RC filter (see 5.3 Typical Application Circuit). A 105 $\Omega$ 1% resistor must be used in the RC filter circuit. VCO_VDD is nominally 0.7V. | Table 1-1: Pin Description (Continued) | Pin<br>Number | Name | Туре | Description | | | | | |---------------------|-----------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|--|--|--| | | | | MULTI-FUNCTIONAL OUTPUT PORT. | | | | | | | | | Please refer to the Output Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | | | | | | | | Each of the STAT [0:5] pins cone of the following signals | an be configured individually to output<br>: | | | | | | | | Signal | Default | | | | | | | | H/HSYNC | STAT0 | | | | | | | | V/VSYNC | STAT1 | | | | | A5, A6, B5, | STAT[0:5] | Output | F/DE | STAT2 | | | | | B6, C5, C6 | | 23.4 | LOCKED | STAT3 | | | | | | | | Y/1ANC | STAT4 | | | | | | | | C/2ANC | _ | | | | | | | | DATA ERROR | STAT5 | | | | | | | | VIDEO ERROR | - | | | | | | | | AUDIO ERROR | <del>-</del> | | | | | | | | EDH DETECTED | = | | | | | | | | CARRIER DETECT | = | | | | | | | | RATE_DET0 | _ | | | | | | | | RATE_DET1 | <del>-</del> | | | | | A7, D10,<br>G10, K7 | IO_VDD | Input Power | POWER connection for digit digital. | al I/O. Connect to 3.3V or 1.8V DC | | | | | | | | PARALLEL DATA BUS CLOCK | | | | | | | | Output -<br>-<br>-<br>-<br>-<br>- | Please refer to the Output Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | | | | | | | | 3G 10-bit or 20-bit mode | PCLK @ 148.5 or 148.5/1.001MHz | | | | | A8 | PCLK | | HD 10-bit mode | PCLK @ 148.5 or 148.5/1.001MHz | | | | | | | | HD 20-bit mode | PCLK @ 74.25 or 74.25/1.001MHz | | | | | | | | SD 10-bit mode | PCLK @ 27MHz | | | | | | | | SD 20-bit mode | PCLK @ 13.5MHz | | | | Table 1-1: Pin Description (Continued) | Pin<br>Number | Name | Туре | Description | | | | | |----------------------------------------------------|--------------------------------------------------|--------------|------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | | | | PARALLEL DATA BUS | | | | | | | | | Please refer to the Output Logic parameters in the DC Electri<br>Characteristics table for logic level threshold and compatibili | | | | | | | | | | SMPTE mode (SMPTE_BYPASS = HIGH<br>and DVB_ASI = LOW):<br>Luma data output for SD and HD data<br>rates; Data Stream 1 for 3G data rate | | | | | | | | 20-bit mode<br>20bit/10bit = HIGH | DVB-ASI mode (SMPTE_BYPASS = LOW<br>and DVB_ASI = HIGH):<br>Not defined | | | | | A9, A10, B8,<br>B9, B10,C8,<br>C9, C10, E9,<br>E10 | DOUT18, 17, 19,<br>16, 15, 12, 14, 13,<br>10, 11 | Output | | Data-Through mode (SMPTE_BYPASS =<br>LOW and DVB_ASI = LOW):<br>Data output | | | | | 210 | | | 10-bit mode | SMPTE mode (SMPTE_BYPASS = HIGH<br>and DVB_ASI = LOW):<br>Multiplexed Luma/Chroma data output<br>for SD and HD data rates; Multiplexed<br>Data Stream 1&2 for 3G data rate | | | | | | | | 20bit/10bit = LOW | DVB-ASI mode ( <u>SMPTE_BYPASS</u> = LOW<br>and DVB_ASI = HIGH):<br>8b/10b decoded DVB-ASI data | | | | | | | | | Data-Through mode (SMPTE_BYPASS = LOW and DVB_ASI = LOW): Data output | | | | | B1 | A_VDD | Input Power | POWER pin for analog circuitry. Connect to 3.3V DC analog. | | | | | | B2, C3, C4 | PLL_VDD | Input Power | POWER pins for the Reclocker PLL. Connect to 1.2V DC analog. | | | | | | B3, F2 | RSV | | These pins must be left unconnected. | | | | | | B4 | VCO_GND | Input Power | GND pin for the VCO. Connect to analog GND. | | | | | | B7, D9, G9,<br>J7 | IO_GND | Input Power | GND connection for dig | ital I/O. Connect to digital GND. | | | | | C1, D1 | SDI, <del>SDI</del> | Analog Input | Serial Digital Differentia | al Input. | | | | | C2, D2, D3,<br>E3, F3, G2 | A_GND | Input Power | GND pins for sensitive a | nalog circuitry. Connect to analog GND. | | | | | | | | CONTROL SIGNAL INPU | т | | | | | | | | Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | | | | | | | Input | Used to reset the internal operating conditions to default settings and to reset the JTAG sequence. | | | | | | <b>C</b> 7 | RESET_TRST | | | nal blocks are set to default conditions and | | | | | | | | all digital output signals become high impedance. When HIGH, normal operation of the device resumes. | | | | | | | | | JTAG test mode (JTAG/F | <del>IOST</del> = HIGH): | | | | | | | | When LOW, all function sequence is reset. | al blocks are set to default and the JTAG test | | | | | | | | When HIGH, normal operation after RESET_TRST is de-a | eration of the JTAG test sequence resumes asserted. | | | | Table 1-1: Pin Description (Continued) | Pin<br>Number | Name | Туре | Description | | | | |-----------------------|-----------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | D4, E4, F4 | PLL_GND | Input Power | GND pins for the Reclocker PLL. Connect to analog GND. | | | | | D5, E5, F5,<br>G4, G5 | CORE_GND | Input Power | GND connection for device core. Connect to digital GND. | | | | | D6, E6, F6,<br>G6 | CORE_VDD | Input Power | POWER connection for device core. Connect to 1.2V DC digital. | | | | | | | | CONTROL SIGNAL INPUT | | | | | D7 | SW_EN | Input | Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | | | | | | | Used to enable switch-line locking, as described in Section 4.10.1. | | | | | | | | CONTROL SIGNAL INPUT | | | | | | | | Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | | | | D8 | JTAG/ <del>HOST</del> | Input | Used to select JTAG test mode or host interface mode. | | | | | | | | When JTAG/ $\overline{\text{HOST}}$ is HIGH, the host interface port is configured for JTAG test. | | | | | | | | When JTAG/ $\overline{\text{HOST}}$ is LOW, normal operation of the host interface port resumes. | | | | | E1 | EQ_VDD | Input Power | POWER pin for SDI buffer. Connect to 3.3V DC analog. | | | | | E2 | EQ_GND | Input Power | GND pin for SDI buffer. Connect to analog GND. | | | | | | | Output | COMMUNICATION SIGNAL OUTPUT | | | | | | | | Please refer to the Output Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | | | | E7 | SDOUT_TDO | | GSPI serial data output/test data out. | | | | | | 350050 | | In JTAG mode (JTAG/ $\overline{HOST}$ = HIGH), this pin is used to shift test results from the device. | | | | | | | | In host interface mode, this pin is used to read status and configuration data from the device. | | | | | | | | COMMUNICATION SIGNAL INPUT | | | | | | | | Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | | | | E8 | SDIN_TDI | Input | GSPI serial data in/test data in. | | | | | | | | In JTAG mode (JTAG/ $\overline{\text{HOST}}$ = HIGH), this pin is used to shift test data into the device. | | | | | | | | In host interface mode, this pin is used to write address and configuration data words into the device. | | | | | F1, G1 | AGCP, AGCN | | Automatic Gain Control for the equalizer. Attach the AGC capacito between these pins. | | | | | | | | COMMUNICATION SIGNAL INPUT | | | | | | | | Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | | | | F7 | CS_TMS | Input | Chip select / test mode start. | | | | | ., | 23_11413 | put | In JTAG mode (JTAG/HOST = HIGH), this pin is Test Mode Start, used to control the operation of the JTAG test. | | | | | | | | In host interface mode (JTAG/HOST = LOW), this pin operates as the host interface chip select and is active LOW. | | | | Table 1-1: Pin Description (Continued) | Pin<br>Number | Name | Туре | Description | | | | | |-----------------------------------------------------|-------------------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | | | | COMMUNICATION SIGNA Please refer to the Input | AL INPUT<br>t Logic parameters in the DC Electrical | | | | | | | | Characteristics table for logic level threshold and compatibility. | | | | | | F8 | SCLK_TCK | Input | Serial data clock signal. | CT THE IN THE STATE AND ST | | | | | го | JCLK_TCK | Input | | ST = HIGH), this pin is the JTAG clock.<br>JTAG/HOST = LOW), this pin is the host | | | | | | | | interface serial bit clock. | | | | | | | | | All JTAG/host interface a<br>the device synchronously | addresses and data are shifted into/out of y with this clock. | | | | | | | | PARALLEL DATA BUS | | | | | | | | | | ut Logic parameters in the DC Electrical logic level threshold and compatibility. | | | | | F9, F10, H9,<br>H10, J8, J9,<br>J10, K8, K9,<br>K10 | DOUT8, 9, 6, 7, 1,<br>4, 5, 0, 2, 3 | Output | 20-bit mode<br>20bit/10bit = HIGH | SMPTE mode (SMPTE_BYPASS = HIGH and DVB_ASI = LOW): Chroma data output for SD and HD data rates; Data Stream 2 for 3G data rate DVB-ASI mode (SMPTE_BYPASS = LOW and DVB_ASI = HIGH): Not defined | | | | | | | | | Data-Through mode (SMPTE_BYPASS = LOW and DVB_ASI = LOW): Data output | | | | | | | | 10-bit mode<br>20bit/10bit = LOW | Forced LOW | | | | | | | | CONTROL SIGNAL INPUT | | | | | | 63 | <del>DC DVD</del> | 1 | Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | | | | | G3 | RC_BYP | Input | When this pin is LOW, the version of the input serion | ne serial digital output is the buffered<br>al data. When this pin is HIGH, the serial<br>locked version of the input serial data. | | | | | | | | CONTROL SIGNAL INPUT | r/output | | | | | | | | | t/Output Logic parameters in the DC table for logic level threshold and | | | | | | | | Indicates the presence of | f valid SMPTE data. | | | | | | | PASS Input/Output | When the AUTO/MAN bit in the host interface register is HIGH (Default), this pin is an OUTPUT. SMPTE_BYPASS is HIGH when device locks to a SMPTE compliant input. SMPTE_BYPASS is LO under all other conditions. | | | | | | G7 | SMPTE_BYPASS | | When the AUTO/MAN b pin is an INPUT: | it in the host interface register is LOW, this | | | | | | | | No SMPTE scrambling ta | ikes place, and none of the I/O processing re available when SMPTE_BYPASS is set | | | | | | | | When SMPTE_BYPASS is scrambling and I/O proce | set HIGH, the device carries out SMPTE essing. | | | | | | | | | nd DVB_ASI are both set LOW, the device | | | | Table 1-1: Pin Description (Continued) | Pin<br>Number | Name | Туре | Description | | |---------------|---------------------------|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | CONTROL SIGNAL INPUT | | | | | | Please refer to the Input/Output Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | | | | | Used to enable/disable DVB-ASI data extraction in manual mode. | | | G8 | DVB_ASI | Input/Output | When the AUTO/MAN bit in the host interface is LOW, this pin is an input and when the DVB_ASI pin is set HIGH the device will carry out DVB_ASI data extraction and processing. The SMPTE_BYPASS pin must be set LOW. When SMPTE_BYPASS and DVB_ASI are both set LOW, the device operates in Data-Through mode. | | | | | | When the AUTO/MAN bit in the host interface is HIGH (default), DVB-ASI is configured as a status output (set LOW), and DVB-ASI input streams are not supported or recognized. | | | H1 | BUFF_VDD | Input Power | POWER pin for the serial digital output 50 $\!\Omega$ buffer. Connect to 3.3V DC analog. | | | H2 | BUFF_GND | Input Power | GND pin for the cable driver buffer. Connect to analog GND. | | | | AUDIO_EN/ <del>DIS</del> | | CONTROL SIGNAL INPUT | | | Н3 | | Input | Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | | | | | Enables or disables audio extraction. | | | | | | 48kHz word clock for Audio. | | | H4 | WCLK | Output | Please refer to the Output Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | | | | | CONTROL SIGNAL INPUT | | | H5 | TIM_861 | Input | Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | | 113 | 111/1_861 | | Used to select CEA-861 timing mode. | | | | | | When TIM_861 is HIGH, the device outputs CEA 861 timing signals (HSYNC/VSYNC/DE) instead of H:V:F digital timing signals. | | | H6 | XTAL_OUT | Digital<br>Output | Buffered 27MHz crystal output. Can be used to cascade the crystal signal. | | | | | | CONTROL SIGNAL INPUT | | | Н7 | 20bit/ <del>10bit</del> | Input | Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | | | | • | Used to select the output bus width. | | | | | | HIGH = 20-bit, LOW = 10-bit. | | | | | | CONTROL SIGNAL INPUT | | | | | | Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | | Н8 | IOPROC_EN/ <del>DIS</del> | IOPROC_EN/ <del>DIS</del> Input | Input | Used to enable or disable audio and video processing features. When IOPROC_EN is HIGH, the audio and video processing features of the device are enabled. When IOPROC_EN is LOW, the processing features of the device are disabled, and the device is in a low-latency operating mode. | Table 1-1: Pin Description (Continued) | Pin<br>Number | Name | Туре | Description | |---------------|------------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------| | | | | Serial Data Output Signal. | | J1, K1 | SDO, <del>SDO</del> | Output | $50\Omega$ CML buffer for interfacing to an external cable driver. | | • | · | | Serial digital output signal operating at 2.97Gb/s, 2.97/1.001Gb/s, 1.485Gb/s, 1.485/1.001Gb/s and 270Mb/s. | | | | | CONTROL SIGNAL INPUT | | | | | Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | J2 | SDO_EN/ <del>DIS</del> | Input | Used to enable/disable the serial digital output stage. | | | 555_511515 | | When SDO_EN/ $\overline{\rm DIS}$ is LOW, the serial digital output signals, SDO and $\overline{\rm SDO}$ , are both pulled HIGH. | | | | | When SDO_EN/ $\overline{\text{DIS}}$ is HIGH, the serial digital output signals, SDO and $\overline{\text{SDO}}$ , are enabled. | | | | | Serial Audio Output; Channels 1 and 2. | | J3 | AOUT_1/2 | Output | Please refer to the Output Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | | ACLK | Output | 64fs sample clock for audio. | | J4 | | | Please refer to the Output Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | | | | Serial Audio Output; Channels 5 and 6. | | J5 | AOUT_5/6 | Output | Please refer to the Output Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | J6, K6 | XTAL2, XTAL1 | Analog Input | Input connection for 27MHz crystal. | | | | | CONTROL SIGNAL INPUT | | | | | Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | K2 | STANDBY | Input | When this pin is set HIGH, the device is placed in a power-saving mode. No data processing occurs, and the digital I/Os are powered down. | | | | | In this mode, the serial digital output signals, SDO and $\overline{\text{SDO}}$ , are both pulled HIGH. | | | | | Serial Audio Output; Channels 3 and 4. | | К3 | AOUT_3/4 | Output | Please refer to the Output Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | | | | Oversampled master clock for audio (128fs, 256fs, 512fs selectable). | | К4 | AMCLK | Output | Please refer to the Output Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | | | | Serial Audio Output; Channels 7 and 8. | | K5 | AOUT_7/8 | Output | Please refer to the Output Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | # 2. Electrical Characteristics ## 2.1 Absolute Maximum Ratings **Table 2-1: Absolute Maximum Ratings** | Parameter | Value/Units | |-------------------------------------------------------|-----------------| | Supply Voltage, Digital Core (CORE_VDD) | -0.3V to +1.5V | | Supply Voltage, Digital I/O (IO_VDD) | -0.3V to +4.0V | | Supply Voltage, Analog 1.2V (PD_VDD, VCO_VDD) | -0.3V to +1.5V | | Supply Voltage, Analog 3.3V (EQ_VDD, BUFF_VDD, A_VDD) | -0.3V to +4.0V | | Input Voltage Range (digital inputs) | -2.0V to +5.25V | | Operating Temperature Range | -20°C to +85°C | | Functional Temperature Range | -40°C to +85°C | | Storage Temperature Range | -50°C to +125°C | | Peak Reflow Temperature (JEDEC J-STD-020C) | 260°C | | ESD Sensitivity, HBM (JESD22-A114) | 2kV | #### Note: Absolute Maximum Ratings are those values beyond which damage may occur. Functional operation under these conditions or at any other condition beyond those indicated in the AC/DC Electrical Characteristics sections is not implied. ## 2.2 Recommended Operating Conditions **Table 2-2: Recommended Operating Conditions** $T_A = -20$ °C to +85°C, unless otherwise shown. | Parameter | Symbol | Conditions | Min | Тур | Max | Units | Notes | |--------------------------------------|----------|------------|------|-----|------|-------|-------| | Supply Voltage, Digital Core | CORE_VDD | - | 1.14 | 1.2 | 1.26 | V | = | | Supply Voltage Digital I/O | IO VDD - | 1.8V mode | 1.71 | 1.8 | 1.89 | V | - | | Supply Voltage, Digital I/O | וט_עטט | 3.3V mode | 3.13 | 3.3 | 3.47 | V | - | | Supply Voltage, PLL | PLL_VDD | _ | 1.14 | 1.2 | 1.26 | V | _ | | Supply Voltage, Analog | A_VDD | _ | 3.13 | 3.3 | 3.47 | V | 1 | | Supply Voltage, Serial Digital Input | EQ_VDD | - | 3.13 | 3.3 | 3.47 | V | 1 | | Supply Voltage, CD Buffer | BUFF_VDD | _ | 3.13 | 3.3 | 3.47 | V | 1 | #### Note: 1. The 3.3V supplies must track the 3.3V supply of an external CD. # 2.3 DC Electrical Characteristics **Table 2-3: DC Electrical Characteristics** | Parameter | Symbol | Conditions | Min | Тур | Max | Units | Notes | |---------------------------------------|------------------|------------------------|-----------------|-----|-----------------|-------|-------| | System | | | | | | | | | | | 10bit 3G | _ | 220 | 265 | mA | _ | | | | 20bit 3G | _ | 210 | 265 | mA | _ | | +1.2V Supply Current I <sub>1V2</sub> | I <sub>1V2</sub> | 10/20bit HD | _ | 170 | 220 | mA | _ | | | | 10/20bit SD | _ | 140 | 185 | mA | _ | | | | DVB_ASI | _ | 130 | 170 | mA | _ | | | | 10bit 3G | - | 37 | 45 | mA | _ | | | | 20bit 3G | _ | 16 | 20 | mA | - | | +1.8V Supply Current I <sub>1V8</sub> | I <sub>1V8</sub> | 10/20bit HD | _ | 15 | 21 | mA | - | | | | 10/20bit SD | _ | 4 | 7 | mA | _ | | | DVB_ASI | _ | 4 | 6 | mA | _ | | | | | 10bit 3G | _ | 150 | 180 | mA | _ | | +3.3V Supply Current I <sub>3V3</sub> | 20bit 3G | _ | 115 | 130 | mA | _ | | | | I <sub>3V3</sub> | 10/20bit HD | _ | 110 | 135 | mA | _ | | | | 10/20bit SD | _ | 90 | 100 | mA | _ | | | | DVB_ASI | _ | 90 | 95 | mA | _ | | | | 10bit 3G | _ | 560 | 680 | mW | _ | | | 20bit 3G | _ | 525 | 640 | mW | _ | | | | | 10/20bit HD | _ | 480 | 590 | mW | _ | | Total Device Power<br>(IO_VDD = 1.8V) | P <sub>1D8</sub> | 10/20bit SD | _ | 420 | 520 | mW | _ | | (10_100 = 1.01) | | DVB_ASI | _ | 410 | 500 | mW | _ | | | | Reset | _ | 390 | _ | mW | _ | | | | Standby | _ | 23 | 45 | mW | _ | | | | 10bit 3G | _ | 750 | 930 | mW | _ | | | | 20bit 3G | _ | 620 | 760 | mW | _ | | | | 10/20bit HD | _ | 570 | 730 | mW | _ | | Total Device Power<br>(IO_VDD = 3.3V) | P <sub>3D3</sub> | 10/20bit SD | _ | 460 | 560 | mW | _ | | (10_000 = 3.50) | | DVB_ASI | _ | 440 | 540 | mW | _ | | | | Reset | _ | 410 | _ | mW | _ | | | | Standby | _ | 23 | 45 | mW | _ | | Digital I/O | | | | | | | | | Input Logic LOW | V <sub>IL</sub> | 3.3V or 1.8V operation | IO_VSS<br>-0.3 | - | 0.3 x<br>IO_VDD | V | _ | | Input Logic HIGH | V <sub>IH</sub> | 3.3V or 1.8V operation | 0.7 x<br>IO_VDD | _ | IO_VDD<br>+0.3 | V | _ | ### **Table 2-3: DC Electrical Characteristics (Continued)** Guaranteed over recommended operating conditions unless otherwise noted. | Parameter | Symbol | Conditions | Min | Тур | Max | Units | Notes | |-----------------------------------------|---------------------------|---------------------------|----------------------|-----------------------|-----------------------|-------|-------| | Output Logic LOW V <sub>OL</sub> | IOL = 5mA, 1.8V operation | - | - | 0.2 | V | _ | | | | VOL | IOL = 8mA, 3.3V operation | - | - | 0.4 | V | _ | | Output Logic HIGH V <sub>OH</sub> | Vou | IOH = 5mA, 1.8V operation | 1.4 | - | _ | V | _ | | | VOH | IOH = 8mA, 3.3V operation | 2.4 | - | _ | V | _ | | Serial Input | | | | | | | | | Serial Input Common<br>Mode Voltage | _ | 75Ω load | - | 2.2 | - | V | _ | | Serial Output | | | | | | | | | Serial Output<br>Common Mode<br>Voltage | _ | 50Ω load | BUFF_VDD<br>-(0.6/2) | BUFF_VDD<br>-(0.45/2) | BUFF_VDD<br>-(0.35/2) | V | - | #### Note: The output drive strength of the digital outputs can be programmed through the host interface. please see Table 4-29: Video Core Configuration and Status Registers, register 06Dh for details. # 2.4 AC Electrical Characteristics **Table 2-4: AC Electrical Characteristics** Guaranteed over recommended operating conditions unless otherwise noted. | Parameter | Symbol | Conditions | Min | Тур | Max | Units | Notes | |----------------------------------|--------------------|--------------|------|-----|-------|-------|-------| | System | | | | | | | | | | | 3G (Level A) | 80 | - | 83 | PCLK | - | | Device Latency:<br>AUDIO_EN = 1, | | 3G (Level B) | 143 | - | 151 | PCLK | - | | SMPTE mode,<br>IOPROC_EN = 1 | | HD | 80 | - | 83 | PCLK | _ | | IOFROC_EN = 1 | | SD | 50 | - | 55 | PCLK | - | | | | 3G (Level A) | 44 | - | 48 | PCLK | - | | Device Latency:<br>AUDIO_EN = 0, | | 3G (Level B) | 108 | - | 116 | PCLK | - | | SMPTE mode, IOPROC_EN = 1 | | HD | 44 | - | 48 | PCLK | - | | | | SD | 44 | - | 48 | PCLK | - | | Device Latency: | | 3G (Level A) | 33 | - | 36 | PCLK | - | | AUDIO_EN = 0,<br>SMPTE mode, | - | HD | 33 | - | 36 | PCLK | - | | IOPROC_EN = 0 | | SD | 32 | - | 35 | PCLK | - | | Device Latency: | | 3G (Level A) | 6 | - | 9 | PCLK | - | | AUDIO_EN = 0,<br>SMPTE bypass, | - | HD | 6 | - | 9 | PCLK | - | | IOPROC_EN = 0 | | SD | 5 | - | 9 | PCLK | - | | Device Latency:<br>DVB-ASI | - | SD | 12 | - | 16 | PCLK | - | | Reset Pulse Width | t <sub>reset</sub> | - | 1 | - | - | ms | - | | Parallel Output | | | | | | | | | Parallel Clock Frequency | f <sub>PCLK</sub> | - | 13.5 | _ | 148.5 | MHz | _ | | Parallel Clock Duty Cycle | DC <sub>PCLK</sub> | - | 40 | _ | 60 | % | - | 19 of 150 **Table 2-4: AC Electrical Characteristics (Continued)** | Parameter | Symbol | Condit | ions | Min | Тур | Max | Units | Notes | |-------------------------------|-----------------|------------------------------------|-------|------|-----|-----|-------|-------| | | | | SPI | 1.5 | - | - | ns | 1 | | | | 3G 10-bit | AUDIO | 1.5 | - | - | ns | 1 | | | | 6pF C <sub>LOAD</sub> | DBUS | 0.3 | - | - | ns | 1 | | | | | STAT | 0.3 | - | - | ns | 1 | | | | 3G 20-bit | DBUS | 1.0 | - | - | ns | 1 | | | | 6pF C <sub>LOAD</sub> | STAT | 1.0 | - | - | ns | 1 | | Output Data Hold Time (1.8V) | + . | HD 10-bit | DBUS | 1.0 | - | - | ns | 1 | | | t <sub>oh</sub> | 6pF C <sub>LOAD</sub> | STAT | 1.0 | - | - | ns | 1 | | | | HD 20-bit<br>6pF C <sub>LOAD</sub> | DBUS | 1.0 | - | - | ns | 1 | | | | | STAT | 1.0 | - | - | ns | 1 | | | | SD 10-bit<br>6pF C <sub>LOAD</sub> | DBUS | 19.4 | - | - | ns | 1 | | | | | STAT | 19.4 | - | - | ns | 1 | | | | SD 20-bit<br>6pF C <sub>LOAD</sub> | DBUS | 38.0 | - | - | ns | 1 | | | | | STAT | 38.0 | - | - | ns | 1 | | | | 3G 10-bit | SPI | 1.5 | - | - | ns | 2 | | | | | AUDIO | 1.5 | - | - | ns | 2 | | | | 6pF C <sub>LOAD</sub> | DBUS | 0.3 | - | - | ns | 2 | | | | | STAT | 0.3 | - | - | ns | 2 | | | | 3G 20-bit | DBUS | 1.0 | - | - | ns | 2 | | | | 6pF C <sub>LOAD</sub> | STAT | 1.0 | - | - | ns | 2 | | Output Data Hald Time (2.3)() | + . | HD 10-bit | DBUS | 1.0 | - | - | ns | 2 | | Output Data Hold Time (3.3V) | t <sub>oh</sub> | 6pF C <sub>LOAD</sub> | STAT | 1.0 | - | - | ns | 2 | | | | HD 20-bit | DBUS | 1.0 | - | - | ns | 2 | | | | 6pF C <sub>LOAD</sub> | STAT | 1.0 | - | - | ns | 2 | | | | SD 10-bit | DBUS | 19.4 | - | - | ns | 2 | | | | 6pF C <sub>LOAD</sub> | STAT | 19.4 | - | - | ns | 2 | | | | SD 20-bit<br>6pF C <sub>LOAD</sub> | DBUS | 38.0 | - | - | ns | 2 | | | | | STAT | 38.0 | - | _ | ns | 2 | **Table 2-4: AC Electrical Characteristics (Continued)** | Parameter | Symbol | Condit | ions | Min | Тур | Max | Units | Notes | |-------------------------------|-----------------|-------------------------------------|-------|-----|-----|------|-----------------------------------------|-----------------------------------------| | | | | SPI | _ | _ | 14.0 | ns | 3 | | | | 3G 10-bit | AUDIO | - | - | 7.0 | ns | 3 | | | | 15pF C <sub>LOAD</sub> | DBUS | - | - | 1.8 | ns | 3 | | | | | STAT | - | - | 2.5 | ns | 3 3 3 3 3 3 3 3 3 3 3 3 3 4 4 4 4 4 4 4 | | | | 3G 20-bit | DBUS | - | - | 3.7 | ns | 3 | | | | 15pF C <sub>LOAD</sub> | STAT | - | - | 4.4 | ns 3 | | | Output Data Delay Time (1.8V) | + . | HD 10-bit | DBUS | - | - | 3.7 | ns | 3 | | | t <sub>od</sub> | 15pF C <sub>LOAD</sub> | STAT | - | - | 4.4 | ns | 3 | | | | HD 20-bit<br>15pF C <sub>LOAD</sub> | DBUS | - | - | 3.7 | ns | 3 | | | | | STAT | - | - | 4.4 | ns | 3 | | | | SD 10-bit<br>15pF C <sub>LOAD</sub> | DBUS | - | - | 22.2 | ns | 3 | | | | | STAT | - | - | 22.2 | ns | 3 | | | | SD 20-bit<br>15pF C <sub>LOAD</sub> | DBUS | - | - | 41.0 | ns | 3 | | | | | STAT | - | - | 41.0 | ns | 3 | | | | 3G 10-bit | SPI | - | - | 14.0 | ns | 4 | | | | | AUDIO | - | - | 7.0 | ns | 4 | | | | 15pF C <sub>LOAD</sub> | DBUS | - | - | 1.9 | ns | 4 | | | | | STAT | - | - | 2.2 | ns | 4 | | | | 3G 20-bit | DBUS | - | - | 3.7 | ns | 4 | | | | 15pF C <sub>LOAD</sub> | STAT | - | - | 4.1 | ns | 4 | | Output Data Delay Time (3.3V) | t <sub>od</sub> | HD 10-bit | DBUS | - | - | 3.7 | ns | 4 | | Output Data Delay Time (5.5V) | coa | 15pF C <sub>LOAD</sub> | STAT | - | - | 4.1 | ns | 4 | | | | HD 20-bit | DBUS | - | - | 3.7 | ns | 4 | | | | 15pF C <sub>LOAD</sub> | STAT | _ | | 4.1 | ns | 4 | | | | SD 10-bit | DBUS | - | - | 22.2 | ns | 4 | | | | 15pF C <sub>LOAD</sub> | STAT | - | - | 22.2 | ns | 4 | | | | SD 20-bit<br>15pF C <sub>LOAD</sub> | DBUS | - | - | 41.0 | ns | 4 | | | | | STAT | _ | - | 41.0 | ns | 4 | **Table 2-4: AC Electrical Characteristics (Continued)** | Parameter | Symbol | Condit | ions | Min | Тур | Max | Units | Notes | |-----------------------------------|--------------------------------|--------------------------------------------------|-----------|------|-----|------|-------------------|-------| | | | | STAT | - | - | 0.4 | ns | 1 | | | | 3G 10-bit<br>6pF C <sub>LOAD</sub> | DBUS | - | - | 0.3 | ns | 1 | | | | 20/12 | AUDIO | - | - | 0.6 | ns | 1 | | | | All other | STAT | - | - | 0.4 | ns | 1 | | | | | DBUS | - | - | 0.4 | ns | 1 | | Output Data Rise/Fall Time (1.8V) | t <sub>r</sub> /t <sub>f</sub> | 6pF C <sub>LOAD</sub> | AUDIO | - | - | 0.6 | ns | 1 | | Output Data Rise/Fair Time (1.0v) | cr <sup>o</sup> ct | | STAT | - | - | 1.5 | ns | 3 | | | | 3G 10-bit<br>15pF C <sub>LOAD</sub> | DBUS | - | - | 1.1 | ns | 3 | | | | | AUDIO | - | - | 2.3 | ns | 3 | | | | All other _<br>modes<br>15pF C <sub>LOAD</sub> - | STAT | - | - | 1.5 | ns | 3 | | | | | DBUS | - | - | 1.4 | ns | 3 | | | | | AUDIO | - | - | 2.3 | ns | 3 | | | | 2C 40 bit | STAT | - | - | 0.5 | ns | 2 | | | | 3G 10-bit<br>6pF C <sub>LOAD</sub> | DBUS | - | - | 0.4 | ns | 2 | | Output Data Rise/Fall Time (3.3V) | t <sub>r</sub> /t <sub>f</sub> | | AUDIO | - | - | 0.6 | ns | 2 | | | -171 | All other | STAT | - | - | 0.5 | ns | 2 | | | | modes<br>6pF C <sub>LOAD</sub> | DBUS | - | - | 0.4 | ns | 2 | | | | OPI CLOAD | AUDIO | - | - | 0.6 | ns | 2 | | | | 3G 10-bit<br>15pF C <sub>LOAD</sub> | STAT | - | - | 1.6 | ns | 4 | | | | | DBUS | - | - | 1.5 | ns | 4 | | Output Data Rise/Fall Time (3.3V) | t <sub>r</sub> /t <sub>f</sub> | | AUDIO | - | - | 2.2 | ns | 4 | | output butu hiser an Time (5.5 v) | -1/1 | All other | STAT | - | - | 1.6 | ns | 4 | | | | modes<br>15pF C <sub>LOAD</sub> | DBUS | - | - | 1.4 | ns | 4 | | | | 13p. CLOAD | AUDIO | - | - | 2.2 | ns | 4 | | Serial Digital Input | | | | | | | | | | Serial Input Data Rate | DR <sub>SDI</sub> | - | | 0.27 | - | 2.97 | Gb/s | - | | Serial Input Voltage Swing | ΔV <sub>SDI</sub> | T <sub>A</sub> =25°C, dif<br>270Mb/s & 1 | | 720 | 800 | 950 | mV <sub>p-p</sub> | 6 | | Schai input voitage swing | | T <sub>A</sub> =25°C, dif<br>2.97G | | 720 | 800 | 880 | mV <sub>p-p</sub> | 6 | | | | Belden 1694A | cable, 3G | - | 150 | - | m | - | | Achievable Cable Length | - | Belden 1694A | cable, HD | - | 230 | - | m | - | | | | Belden 1694A cable, SD | | - | 460 | - | m | - | ### **Table 2-4: AC Electrical Characteristics (Continued)** | Parameter | Symbol | Conditions | Min | Тур | Max | Units | Notes | |----------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------------------------------------|------|------|------|-------------------|-------| | Input Return Loss | - | single ended | 15 | 21 | _ | dB | 7 | | Input Resistance | - | single ended | - | 1.52 | - | kΩ | _ | | Input Capacitance | - | single ended | - | 1 | - | pF | _ | | Serial Digital Output | | | | | | | | | Serial Output Data Rate | DR <sub>SDO</sub> | - | 0.27 | - | 2.97 | Gb/s | - | | Serial Output Swing | $\Delta V_{SDO}$ | Differential with 100 $\Omega$ | 320 | - | 600 | mV <sub>p-p</sub> | _ | | Serial Output Rise Time<br>20% ~ 80% | tr <sub>SDO</sub> | - | - | - | 180 | ps | _ | | Serial Output Fall Time<br>20% ~ 80% | tf <sub>SDO</sub> | - | - | - | 180 | ps | _ | | | | 3G, PRBS23, Belden<br>1694A cable, 140m | _ | - | 100 | ps | _ | | Serial Output Jitter with loop-through mode | t <sub>OJ</sub> | HD, PRBS23, Belden<br>1694A cable, 210m | - | - | 100 | ps | - | | | | SD, PRBS23, Belden<br>1694A cable, 440m | - | - | 470 | ps | _ | | | | 3G | - | 10 | - | ps | - | | Serial Output Duty Cycle Distortion | DCD <sub>SDD</sub> | HD | - | 10 | - | ps | - | | | | SD | - | 20 | - | ps | - | | Synchronous lock time | - | - | - | - | 25 | μs | - | | Asynchronous lock time | - | - | 0.1 | - | 20 | ms | _ | | Lock time from power-up | - | After 20 minutes at -20°C | - | - | 5 | S | - | | GSPI | | | | | | | | | GSPI Input Clock Frequency | f <sub>SCLK</sub> | | - | - | 60 | MHz | 5 | | GSPI Input Clock Duty Cycle | DC <sub>SCLK</sub> | <del>-</del> | 40 | 50 | 60 | % | 5 | | GSPI Input Data Setup Time | _ | - | 1.5 | _ | _ | ns | 5 | | GSPI Input Data Hold Time | - | | 1.5 | - | - | ns | 5 | | GSPI Output Data Hold Time | - | - 50% levels<br>3.3V or 1.8V operation | 1.5 | - | - | ns | 5 | | CS low before SCLK rising edge | - | <del>-</del> | 1.5 | - | - | ns | 5 | | Time between end of command<br>word (or data in Auto-Increment<br>mode) and the first SCLK of the<br>following data word - write cycle | - | | 37.1 | - | - | ns | 5 | ### **Table 2-4: AC Electrical Characteristics (Continued)** Guaranteed over recommended operating conditions unless otherwise noted. | Parameter | Symbol | Conditions | Min | Тур | Max | Units | Notes | |------------------------------------------------------------------------------------------------------------------------------|--------|--------------------------------------|-------|-----|-----|-------|-------| | Time between end of command word (or data in Auto-Increment mode) and the first SCLK of the following data word - read cycle | - | 50% levels<br>3.3V or 1.8V operation | 148.4 | - | - | ns | 5 | | CS high after SCLK falling edge | - | • | 37.1 | - | _ | ns | 5 | #### Notes: - 1. 1.89V and 0°C. - 2. 3.47V and 0°C. - 3. 1.71V and 85°C - 4. 3.13V and 85°C - 5. Timing parameters defined in Section 4.20.3 - 6. 0m cable length - 7. Tested on a 2971 board from 5MHz to 3GHz. # 3. Input/Output Circuits Figure 3-1: Digital Input Pin with Schmitt Trigger (20BIT/10BIT, AUDIO\_EN/DIS, CS\_TMS, SW\_EN, IOPROC\_EN/DIS, JTAG/HOST, RC\_BYP, RESET\_TRST, SCLK\_TCK, SDIN\_TDI, SDO\_EN/DIS, STANDBY, TIM\_861) Figure 3-2: Bidirectional Digital Input/Output Pin - Configured to Output unless in Reset Mode. (ACLK, AMCLK, AOUT\_1/2, AOUT\_3/4, AOUT\_5/6, AOUT\_7/8, DVB\_ASI, SMPTE\_BYPASS, WCLK) Figure 3-3: Bidirectional Digital Input/Output Pin with programmable drive strength. These pins are configured to output unless in Reset Mode; in which case they are high-impedance. The drive strength can be set by writing to address 06Dh in the host interface register. (DOUT0, DOUT1, DOUT2, DOUT3, DOUT4, DOUT5, DOUT6, DOUT7, DOUT8, DOUT9, SDOUT\_TDO, STAT0, STAT1, STAT2, STAT3, STAT4, STAT5, XTAL\_OUT, DOUT10, DOUT11, DOUT12, DOUT13, DOUT14, DOUT15, DOUT16, DOUT17, DOUT18, DOUT19, PCLK) Figure 3-4: XTAL1/XTAL2/XTAL\_OUT Figure 3-5: VBG Figure 3-6: LB\_CONT Figure 3-7: Loop Filter Figure 3-8: SDO/SDO Figure 3-9: Equalizer Input Equivalent Circuit # 4. Detailed Description #### 4.1 Functional Overview The GS2971A is a multi-rate SDI integrated Receiver which includes complete SMPTE processing, as per SMPTE ST 425, SMPTE ST 292 and SMPTE ST 259-C. The SMPTE processing features can be bypassed to support signals with other coding schemes. The GS2971A integrates Semtech's adaptive cable equalizer technology, achieving unprecedented cable lengths and jitter tolerance. It features DC restoration to compensate for the DC content of SMPTE pathological signals. The device features an Integrated Reclocker with an internal VCO and a wide Input Jitter Tolerance (IJT) of 0.7UI. A serial digital loop through output is provided, which can be configured to output either reclocked or non-reclocked serial digital data. The Serial Digital Output can be connected to an external Cable Driver. The device operates in one of four basic modes: SMPTE mode, DVB-ASI mode, Data-Through mode or Standby mode. In SMPTE mode, the GS2971A performs SMPTE de-scrambling and NRZI to NRZ decoding and word alignment. Line-based CRC errors, line number errors, TRS errors and ancillary data check sum errors can all be detected. The GS2971A also provides ancillary data extraction. The entire ancillary data packet is extracted, and written to host-accessible registers. Other processing functions include H:V:F timing extraction, Luma and Chroma ancillary data indication, video standard detection, and SMPTE ST 352 packet detection and decoding. All of the processing features are optional, and may be enabled or disabled via the Host Interface. Both SMPTE ST 425 Level A and Level B inputs are supported. The GS2971A also provides user-selectable conversion from Level B to Level A for $1080p\ 50/60\ 4:2:2\ 10$ -bit formats only. In DVB-ASI mode, 8b/10b decoding is applied to the received data stream. In Data-Through mode, all forms of SMPTE and DVB-ASI decoding are disabled, and the device can be used as a simple serial to parallel converter. The device can also be placed in a lower power Standby mode. In this mode, no signal processing is carried out and the parallel output is held static. Placing the Receiver in Standby mode will automatically place the integrated equalizer in power down mode as well. Parallel data outputs are provided in 20-bit or 10-bit multiplexed format for 3Gb/s, HD and SD video rates. For 1080p 50/60 4:2:2 10-bit, the parallel data is output on the 20-bit parallel bus as Y on 10 bits and Cb/Cr on the other 10 bits. As such, this parallel bus can interface directly with video processor ICs. For other SMPTE ST 425 mapping structures, the video data is mapped to a 20-bit virtual interface as described in SMPTE ST 425. In all cases this 20-bit parallel bus can be multiplexed onto 10 bits for a low pin count interface with downstream devices. The associated Parallel Clock input signal operates at 148.5 or 148.5/1.001MHz (for all 3Gb/s HD 10-bit multiplexed modes), 74.25 or 74.25/1.001MHz (for HD 20-bit mode), 27MHz (for SD 10-bit mode) and 13.5MHz (for SD 20-bit mode). **Note**: for 3Gb/s 10-bit mode the device operates in Dual Data Rate (DDR) mode, where the data is sampled at both the rising and falling edges of the clock. This reduces the I/O speed requirements of the downstream devices. Up to eight channels, in two groups, of serial digital audio may be extracted from the video data stream, in accordance with SMPTE ST 272 and SMPTE ST 299. The output signal formats supported by the device include AES/EBU and three other industry standard serial digital formats. 16, 20 and 24-bit audio formats are supported at 48kHz synchronous for SD modes and 48kHz synchronous or asynchronous in HD/3G mode. Additional audio processing features include group selection, channel swapping, ECC error detection and correction (HD mode only), and audio channel status extraction. Audio clock and control signals provided by the device include Word Clock (fs), Serial Clock (64fs), and Audio Master Clock at user-selectable rates of 128fs, 256fs or 512fs. ### 4.2 SMPTE ST 425 Mapping - 3G Level A and Level B Formats ### 4.2.1 Level A Mapping Direct image format mapping - the mapping structure used to define 1080p/50/59.94/60 4:2:2 YCbCr 10 bit data, as supported by the GS2971A. See Figure 4-1: Figure 4-1: Level A Mapping ### 4.2.2 Level B Mapping The 2 x 292 HD SDI interface - this can be two distinct links running at 1.5Gb/s or one 3Gb/s link formatted according to SMPTE ST 292 on two 10-bit links (Y/C interleaved). For 1080p/50/59.94/60 4:2:2 video formats, each link should be line-interleaved as per SMPTE ST 372. See Figure 4-2: Figure 4-2: Level B Mapping 29 of 150 The GS2971A distinguishes between Level A and Level B mappings at 3Gb/s. When Level B data is detected, each 10-bit link is demultiplexed into its individual component streams, and most video processing features, including error detection and correction are enabled separately for Data Stream 1 and Data Stream 2 (Link A and Link B, respectively). Note that audio demultiplexing and ancillary data extraction can only be enabled for one link for 3Gb/s Level B data. Data Stream 1 or Data Stream 2 can be selected via the host interface. ### 4.3 Serial Digital Input The GS2971A can accept serial digital inputs compliant with SMPTE ST 424, SMPTE ST 292 and SMPTE ST 259-C. ### 4.3.1 Integrated Adaptive Cable Equalizer The GS2971A integrates Semtech's adaptive cable equalizer technology. The integrated adaptive equalizer can equalize 3Gb/s, HD and SD serial digital signals, and will typically equalize 150m of Belden 1694A cable at 2.97Gb/s, 250m at 1.485Gb/s and 480m at 270Mb/s. The integrated adaptive equalizer is powered from a single +3.3V power supply and consumes approximately 195mW of power. The equalizer can be bypassed by programming register 073h through the GSPI interface. #### 4.3.1.1 Serial Digital Inputs The Serial Data Signal may be connected to the input pins ( $SDI/\overline{SDI}$ ) in either a differential or single ended configuration. AC coupling of the inputs is recommended, as the SDI and $\overline{SDI}$ inputs are internally biased at approximately 1.8V. #### 4.3.1.2 Cable Equalization The input signal passes through a variable gain equalizing stage whose frequency response closely matches the inverse of the cable loss characteristic. In addition, the variation of the frequency response with control voltage imitates the variation of the inverse cable loss characteristic with cable length. The edge energy of the equalized signal is monitored by a detector circuit which produces an error signal corresponding to the difference between the desired edge energy and the actual edge energy. This error signal is integrated by both an internal and an external AGC filter capacitor providing a steady control voltage for the gain stage. As the frequency response of the gain stage is automatically varied by the application of negative feedback, the edge energy of the equalized signal is kept at a constant level which is representative of the original edge energy at the transmitter. The equalized signal is also DC restored, effectively restoring the logic threshold of the equalized signal to its correct level independent of shifts due to AC coupling. 30 of 150 Figure 4-3: GS2971A Integrated EQ Block Diagram ### 4.4 Serial Digital Loop-Through Output The GS2971A contains a $100\Omega$ differential serial output buffer which can be configured to output either a retimed or a buffered version of the serial digital input. The SDO and $\overline{SDO}$ outputs of this buffer can interface directly to a 3Gb/s-capable, SMPTE compliant Semtech cable driver. See 5.3 Typical Application Circuit on page 145. When the $\overline{RC\_BYP}$ pin is set HIGH, the serial digital output is the re-timed version of the serial input. When the $\overline{RC\_BYP}$ pin is set LOW, the serial digital output is simply the buffered version of the serial input, bypassing the internal reclocker. The output can be disabled by setting the SDO\_EN/ $\overline{\text{DIS}}$ pin LOW. The output is also disabled when the STANDBY pin is asserted HIGH. When the output is disabled, both SDO and $\overline{\text{SDO}}$ pins are set to VDD and remain static. The SDO output is muted when the $\overline{RC\_BYP}$ pin is set HIGH and the PLL is unlocked (LOCKED pin is LOW). When muted, the output is held static at logic '0' or logic '1'. **Table 4-1: Serial Digital Output** | SDO_EN/DIS | RC_BYP | SDO/ <del>SDO</del> | |------------|--------|-------------------------| | 0 | Х | Disabled | | 1 | 1 | Re-timed | | 1 | 0 | Buffered (not re-timed) | **Note**: The serial digital output is muted when the GS2971A is unlocked. ### 4.5 Serial Digital Reclocker The GS2971A includes both a PLL stage and a sampling stage. The PLL is comprised of two distinct loops: - A coarse frequency acquisition loop sets the centre frequency of the integrated Voltage Controlled Oscillator (VCO) using an external 27MHz reference clock - A fine frequency and phase locked loop aligns the VCO's phase and frequency to the input serial digital stream The frequency lock loop results in a very fast lock time. The sampling stage re-times the serial digital input with the locked VCO clock. This generates a clean serial digital stream, which may be output on the SDO/ $\overline{\text{SDO}}$ output pins and converted to parallel data for further processing. Parallel data is not affected by $\overline{\text{RC\_BYP}}$ . Only the SDO is affected by this pin. ### 4.5.1 PLL Loop Bandwidth The fine frequency and phase lock loop in the GS2971A reclocker is non-linear. The PLL loop bandwidth scales with the jitter amplitude of the input data stream; automatically reduces bandwidth in response to higher jitter. This allows the PLL to reject more of the jitter in the input data stream and produce a very clean reclocked output. The loop bandwidth of the GS2971A PLL is defined with 0.2UI input jitter. The bandwidth is controlled by the LB\_CONT pin. Under nominal conditions, with the LB\_CONT pin floating and 0.2UI input jitter applied, the loop bandwidth is set to 1/1000 of the frequency of the input data stream. Connecting the LB\_CONT pin to 3.3V reduces the bandwidth to half of the nominal setting. Connecting the LB\_CONT pin to GND increases the bandwidth to double the nominal setting. Table 4-2 below summarizes this information. Table 4-2: PLL Loop Bandwidth | Input Data Rate | LB_CONT Pin Connection | Loop Bandwidth (MHz) <sup>1</sup> | |-----------------|------------------------|-----------------------------------| | | 3.3V | 0.135 | | SD | Floating | 0.27 | | | 0V | 0.54 | | | 3.3V | 0.75 | | HD | Floating | 1.5 | | | 0V | 3.0 | | | 3.3V | 1.5 | | 3G | Floating | 3.0 | | | 0V | 6.0 | <sup>&</sup>lt;sup>1</sup>Measured with 0.2UI input jitter applied # 4.6 External Crystal / Reference Clock The GS2971A requires an external 27MHz reference clock for correct operation. This reference clock is generated by connecting a crystal to the XTAL1 and XTAL2 pins of the device. See Application Reference Design on page 144. Table 4-3 shows XTAL characteristics. Alternately, a 27MHz external clock source can be connected to the XTAL1 pin of the device, as shown in Figure 4-4. The frequency variation of the crystal including aging, supply and temperature variation, should be less than +/-100ppm. The equivalent series resistance (or motional resistance) should be a maximum of $50\Omega$ . The external crystal is used in the frequency acquisition process. It has no impact on the output jitter performance of the part when the part is locked to incoming data. Because of this, the only key parameter is the frequency variation of the crystal that is stated above. - 1. Capacitor values listed represent the total capacitance, including discrete capacitance and parasitic board capacitance. - 2.XTAL1 serves as an input, which may alternatively accept a 27MHz clock source. Figure 4-4: 27MHz Clock Sources **Table 4-3: Input Clock Requirements** | Parameter | Min | Тур | Max | Units | |------------------------------------------------------|--------------|-----|---------------|-------| | XTAL1 Low Level Input Voltage (V <sub>il</sub> ) | - | _ | 20% of VDD_IO | V | | XTAL1 High Level Input<br>Voltage (V <sub>ih</sub> ) | 80% of VDDIO | _ | - | V | | XTAL1 Input Slew Rate | 2 | _ | - | V/ns | Table 4-3: Input Clock Requirements (Continued) | Parameter | Min | Тур | Max | Units | |--------------------------------------------|-----|-----|-----|-------| | XTAL1 to XOUT Prop. Delay<br>(High to Low) | 1.3 | 1.5 | 2.3 | ns | | XTAL1 to XOUT Prop. Delay<br>(Low to High) | 1.3 | 1.6 | 2.3 | ns | #### Note: Valid when the cell is used to buffer an external clock source which is connected to the XTAL1 pin, then nothing should be connected to the XTAL2 pin. #### **4.7 Lock Detect** The LOCKED output signal is available by default on the STAT3 output pin, but may be programmed to be output through any one of the six programmable multi-functional pins of the device: STAT[5:0]. The LOCKED output signal is set HIGH by the Lock Detect block under the following conditions: **Table 4-4: Lock Detect Conditions** | Mode of Operation | Mode Setting | Condition for Locked | |---------------------------------------------------|-----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Data-Through Mode | SMPTE_BYPASS = LOW<br>DVB_ASI = LOW | Reclocker PLL is locked. | | SMPTE Mode | SMPTE_BYPASS = HIGH<br>DVB_ASI = LOW | Reclocker PLL is locked. Two consecutive TRS words are detected in a two-line window. | | SMPTE Mode with Lock<br>Noise-Immunity<br>Enabled | SMPTE_BYPASS = HIGH<br>DVB_ASI = LOW<br>Bit 0x085[10] set to 1<br>AUTO/MAN = HIGH | Reclocker PLL is locked. Two consecutive TRS words are detected in a two-line window. The last two detected TRS words must have the same alignment. Note: Auto mode only. Not supported in Manual mode. | | DVB_ASI Mode | SMPTE_BYPASS = LOW<br>DVB_ASI = HIGH<br>Bit AUTO/MAN = LOW | Reclocker PLL is locked. 32 consecutive DVB_ASI words with no errors are detected within a 128-word window. | **Note 1**: The GS2971A will lock to ASI in auto mode, but could falsely unlock for some ASI input patterns. **Note 2**: In Standby mode, the reclocker PLL unlocks. However, the LOCKED signal retains whatever state it previously held. So, if before Standby assertion, the LOCKED signal is HIGH, then during standby, it remains HIGH regardless of the status of the PLL. ### 4.7.1 Asynchronous Lock The lock detection algorithm is a continuous process, beginning at device power-up or after a system reset. It continues until the device is powered down or held in reset. The device first determines if a valid serial digital input signal has been presented to the device. If no valid serial data stream has been detected, the serial data into the device is considered invalid, and the LOCKED signal is LOW. Once a valid input signal has been detected, the asynchronous lock algorithm enters a "hunt" phase, in which the device attempts to detect the presence of either TRS words or DVB-ASI sync words. By default, the device powers up in auto mode (the AUTO/MAN bit in the host interface is set HIGH). In this mode, the device operating frequency toggles between 3G, HD and SD rates as it attempts to lock to the incoming data rate. The PCLK output continues to operate, and the frequency may switch between 148.5MHz, 74.25MHz, 27MHz and 13.5MHz. When the device is operating in manual mode (AUTO/ $\overline{\text{MAN}}$ ) bit in the host interface is LOW), the operating frequency needs to be set through the host interface using the RATE\_DET[1:0] bits. In this mode, the asynchronous lock algorithm does not toggle the operating rate of the device and attempts to lock within a single standard. Lock is achieved within three lines of the selected standard. ### 4.7.2 Signal Interruption The device tolerates a signal interruption of up to $10\mu s$ without unlocking, as long as no TRS words are deleted by this interruption. If a signal interruption of greater than $10\mu s$ is detected, the lock detection algorithm may lose the current data rate, and LOCKED will de-assert until the data rate is re-acquired by the lock detection block. ## 4.8 SMPTE Functionality ### 4.8.1 Descrambling and Word Alignment The GS2971A performs NRZI to NRZ decoding and data descrambling according to SMPTE ST 424/SMPTE ST 292/SMPTE ST 259-C and word aligns the data to TRS sync words. When operating in manual mode (AUTO/ $\overline{MAN}$ = LOW), the device only carries out SMPTE decoding, descrambling and word alignment when the $\overline{SMPTE}$ \_BYPASS pin is set HIGH and the DVB\_ASI pin is set LOW. When operating in Auto mode (AUTO/ $\overline{\text{MAN}}$ = HIGH), the GS2971A carries out descrambling and word alignment to enable the detection of TRS sync words. When two consecutive valid TRS words (SAV and EAV), with the same bit alignment have been detected, the device word-aligns the data to the TRS ID words. TRS ID word detection is a continuous process. The device remains in SMPTE mode until TRS ID words fail to be detected. **Note 1**: Both 8-bit and 10-bit TRS headers are identified by the device. **Note 2:** In 3G Level B mode, the device only supports Data Stream 1 and Data Stream 2 having the same bit width (i.e. both data streams contain 8-bit data, or both data streams contain 10-bit data). If the bit widths between the two data streams are different, the GS2971A cannot word align the input stream, and switches in Data-Through mode. ### **4.9 Parallel Data Outputs** The parallel data outputs are aligned to the rising edge of the PCLK. #### 4.9.1 Parallel Data Bus Buffers The parallel data bus, status signal outputs and control signal input pins are all connected to high-impedance buffers. The device supports 1.8 or 3.3 V (LVTTL and LVCMOS levels) supplied at the IO\_VDD and IO $\,$ GND $\,$ pins. All output buffers (including the PCLK output), are set to high-impedance in Reset mode $(\overline{RESET} \ TRST = LOW)$ . #### I/O Timing Specs: #### 10-bit SDR Mode: | | | | | | | 10bHE | ) Mode | | | | | | |------|---------|-------------|-------------------|---------|-------------|-------------------|---------|-------------|-------------------|---------|-------------|-------------------| | | 3.3V | | | | | 1.8V | | | | | | | | | toh | tr/tf (min) | C <sub>load</sub> | tod | tr/tf (max) | C <sub>load</sub> | toh | tr/tf (min) | C <sub>load</sub> | tod | tr/tf (max) | C <sub>load</sub> | | dbus | 1.000ns | 0.400ns | 6 nE | 3.700ns | 1.400ns | 15 pF | 1.000ns | 0.400ns | 6 25 | 3.700ns | 1.400ns | 15 pF | | stat | 1.000ns | 0.500ns | 6 pF | 4.100ns | 1.600ns | 15 pr | 1.000ns | 0.400ns | 6 pF | 4.400ns | 1.500ns | 15 pr | | | 10bSD Mode | | | | | | | | | | | | |------|------------|-------------|-------------------|----------|-------------|-------------------|----------|-------------|-------------------|----------|-------------|-------------------| | | 3.3V | | | | | | 1.8V | | | | | | | | toh | tr/tf (min) | C <sub>load</sub> | tod | tr/tf (max) | C <sub>load</sub> | toh | tr/tf (min) | C <sub>load</sub> | tod | tr/tf (max) | C <sub>load</sub> | | dbus | 19.400ns | 0.400ns | C E | 22.200ns | 1.400ns | 15 pF | 19.400ns | 0.400ns | C F | 22.200ns | 1.400ns | 15.45 | | stat | 19.400ns | 0.500ns | 6 pF | 22.200ns | 1.600ns | 15 pr | 19.400ns | 0.400ns | 6 pF | 22.200ns | 1.500ns | 15 pF | Figure 4-5: PCLK to Data and Control Signal Output Timing - SDR Mode 1 #### **I/O Timing Specs:** | | 20b3G and 20bHD Modes | | | | | | | | | | | | |------|-----------------------|-------------|------------|---------|-------------|------------|---------|-------------|------------|---------|-------------|-------------------| | | 3.3V | | | | | 1.8V | | | | | | | | | toh | tr/tf (min) | $C_{load}$ | tod | tr/tf (max) | $C_{load}$ | toh | tr/tf (min) | $C_{load}$ | tod | tr/tf (max) | C <sub>load</sub> | | dbus | 1.000ns | 0.400ns | 6 | 3.700ns | 1.400ns | 15 55 | 1.000ns | 0.400ns | 6 | 3.700ns | 1.400ns | 15 55 | | stat | 1.000ns | 0.500ns | 6 pF | 4.100ns | 1.600ns | 15 pF | 1.000ns | 0.400ns | 6 pF | 4.400ns | 1.500ns | 15 pF | | | 20bSD Mode | | | | | | | | | | | | |------|------------|-------------|-------------------|----------|-------------|-------------------|----------|-------------|-------------------|----------|-------------|------------| | | 3.3V | | | | | 1.8V | | | | | | | | | toh | tr/tf (min) | C <sub>load</sub> | tod | tr/tf (max) | C <sub>load</sub> | toh | tr/tf (min) | C <sub>load</sub> | tod | tr/tf (max) | $C_{load}$ | | dbus | 38.000ns | 0.400ns | C F | 41.000ns | 1.400ns | 155 | 38.000ns | 0.400ns | C F | 41.000ns | 1.400ns | 15 5 | | stat | 38.000ns | 0.500ns | 6 pF | 41.000ns | 1.600ns | 15 pF | 38.000ns | 0.400ns | 6 pF | 41.000ns | 1.500ns | 15 pF | Figure 4-6: PCLK to Data and Control Signal Output Timing - SDR Mode 2 #### **I/O Timing Specs:** #### **DDR Mode**: | 10b3G Mode | | | | | | | | | | | | | |------------|---------|-------------|------------|---------|-------------|------------|---------|-------------|-------------------|---------|-------------|-------------------| | | 3.3V | | | | | | | 1.8V | | | | | | | toh | tr/tf (min) | $C_{load}$ | tod | tr/tf (max) | $C_{load}$ | toh | tr/tf (min) | C <sub>load</sub> | tod | tr/tf (max) | C <sub>load</sub> | | dbus | 0.450ns | 0.400ns | 6 25 | 1.900ns | 1.500ns | 15 | 0.400ns | 0.300ns | 6 5 | 1.800ns | 1.100ns | 15 | | stat | 0.450ns | 0.500ns | 6 pF | 2.200ns | 1.600ns | 15 pF | 0.450ns | 0.400ns | 6 pF | 2.500ns | 1.500ns | 15 pF | Figure 4-7: PCLK to Data and Control Signal Output Timing - DDR Mode The GS2971A has a 20-bit output parallel bus, which can be configured for different output formats as shown in Table 4-5. **Table 4-5: GS2971A Output Video Data Format Selections** | Output Data | | Pin/F | Register Bit | Settings | | | | |--------------------------------------|-----------------|---------------|---------------|------------------|---------|--------------------------------------------------------------------------------|---------------------------------------------------------------------------| | Output Data<br>Format | 20BIT<br>/10BIT | RATE_<br>SEL0 | RATE_<br>SEL1 | SMPTE_<br>BYPASS | DVB-ASI | DOUT[9:0] | DOUT[19:10] | | 20-bit<br>demultiplexed HD<br>format | HIGH | LOW | LOW | HIGH | LOW | Chroma | Luma | | 20-bit data output<br>HD format | HIGH | LOW | LOW | LOW | LOW | DATA | DATA | | 20-bit<br>demultiplexed SD<br>format | HIGH | HIGH | Х | HIGH | LOW | Chroma | Luma | | 20-bit data output<br>SD format | HIGH | HIGH | Х | LOW | LOW | DATA | DATA | | 10-bit multiplexed<br>3G DDR format | LOW | LOW | HIGH | HIGH | LOW | Driven LOW | Data Stream One/<br>Data Stream Two* | | 10-bit multiplexed<br>HD format | LOW | LOW | LOW | HIGH | LOW | Driven LOW | Luma/Chroma | | 10-bit data output<br>HD format | LOW | LOW | LOW | LOW | LOW | Driven LOW | DATA | | 10-bit multiplexed<br>SD format | LOW | HIGH | Х | HIGH | LOW | Driven LOW | Luma/Chroma | | 10-bit data output<br>SD format | LOW | HIGH | Х | LOW | LOW | Driven LOW | DATA | | 20-bit<br>demultiplexed 3G<br>format | HIGH | LOW | HIGH | HIGH | LOW | Data Stream Two* | Data Stream One* | | DVB-ASI format | LOW | HIGH | Х | - | HIGH | DOUT18 =<br>DOUT17<br>DOUT16<br>DOUT15<br>DOUT14<br>DOUT13<br>DOUT12<br>DOUT11 | WORD_ERR SYNC_OUT = H_OUT = G_OUT = F_OUT = E_OUT = D_OUT = C_OUT = A_OUT | <sup>\*</sup>In 3G Mode, the data streams can be swapped at the output through the host interface. Note: When in Auto Mode, swap RATE\_SEL with RATE\_DET. ### 4.9.2 Parallel Output in SMPTE Mode When the device is operating in SMPTE mode ( $\overline{SMPTE\_BYPASS}$ = HIGH and DVB\_ASI = LOW), data is output in either Multiplexed or Demultiplexed form depending on the setting of the 20bit/ $\overline{10bit}$ pin. When operating in 20-bit mode ( $20bit/\overline{10bit} = HIGH$ ), the output data is demultiplexed Luma and Chroma data for SD and HD data rates, and Data Stream 1 and Data Stream 2 for the 3G data. When operating in 10-bit mode ( $20bit/\overline{10bit} = LOW$ ), the output data is multiplexed Luma and Chroma data for SD and HD data rates, and multiplexed Data Stream 1 and Data Stream 2 for the 3G data. In this mode, the data is presented on the DOUT[19:10] pins, with DOUT[9:0] being forced LOW. ### 4.9.3 Parallel Output in DVB-ASI Mode In DVB-ASI mode, the $20bit/\overline{10bit}$ pin must be set LOW to configure the output parallel bus for 10-bit operation. DVB-ASI mode is enabled when the AUTO/MAN bit is LOW, SMPTE\_BYPASS pin is LOW and the DVB ASI pin is HIGH. The extracted 8-bit data is presented on DOUT[17:10] such that DOUT[17:10] = HOUT ~ AOUT, where AOUT is the least significant bit of the decoded transport stream data. In addition, the DOUT19 and DOUT18 pins are configured as DVB-ASI status signals WORDERR and SYNCOUT respectively. SYNCOUT is HIGH whenever a K28.5 sync character is output from the device. WORDERR is HIGH whenever the device has detected a running disparity error or illegal code word. ### 4.9.4 Parallel Output in Data-Through Mode This mode is enabled when the SMPTE\_BYPASS and DVB\_ASI pins are LOW. In this mode, data is passed to the output bus without any decoding, descrambling or word-alignment. The output data width (10-bit or 20-bit) is controlled by the setting of the $20bit/\overline{10bit}$ pin. **Note**: In order to use Data-Through Mode, a 3G-B input signal must not be connected at the input of the device when the switch is made from Auto Mode to Data Through Mode. ### 4.9.5 Parallel Output Clock (PCLK) The frequency of the PCLK output signal of the GS2971A is determined by the output data rate and the $20bit/\overline{10bit}$ pin setting. Table 4-6 lists the output signal formats according to the data format selected in Manual mode (AUTO/ $\overline{MAN}$ ) bit in the host interface is set LOW), or detected in Auto mode (AUTO/ $\overline{MAN}$ ) bit in the host interface is set HIGH). **Table 4-6: GS2971A PCLK Output Rates** | Out and Date | | Pin/ | Control Bit Setti | ngs | | | |-------------------------------------|-----------------|-----------|-------------------|------------------|---------|----------------------------| | Output Data –<br>Format | 20bit/<br>10bit | RATE_DET0 | RATE_DET1 | SMPTE_<br>BYPASS | DVB-ASI | PCLK Rate | | 20-bit demultiplexed<br>HD format | HIGH | LOW | LOW | HIGH | LOW | 74.25 or<br>74.25/1.001MHz | | 20-bit data output<br>HD format | HIGH | LOW | LOW | LOW | LOW | 74.25 or<br>74.25/1.001MHz | | 20-bit demultiplexed<br>SD format | HIGH | HIGH | Х | HIGH | LOW | 13.5MHz | | 20-bit data output<br>SD format | HIGH | HIGH | Х | LOW | LOW | 13.5MHz | | 20-bit demultiplexed<br>3G format | HIGH | LOW | HIGH | HIGH | LOW | 148.5 or<br>148.5/1.001MHz | | 10-bit multiplexed<br>3G DDR format | LOW | LOW | HIGH | HIGH | LOW | 148.5 or<br>148.5/1.001MHz | | 10-bit multiplexed<br>HD format | LOW | LOW | LOW | HIGH | LOW | 148.5 or<br>148.5/1.001MHz | | 10-bit data output<br>HD format | LOW | LOW | LOW | LOW | LOW | 148.5 or<br>148.5/1.001MHz | | 10-bit multiplexed<br>SD format | LOW | HIGH | Х | HIGH | LOW | 27MHz | | 10-bit data output<br>SD format | LOW | HIGH | х | LOW | LOW | 27MHz | | 10-bit ASI output<br>SD format | LOW | HIGH | х | LOW | HIGH | 27MHz | ### 4.9.6 DDR Parallel Clock Timing The GS2971A has the ability to transmit 10-bit parallel video data with a DDR (Dual Data Rate) pixel clock over a single-ended interface. DDR Mode can be enabled when the SDI data bandwidth is 3Gb/s. In this case, the 10-bit parallel data rate is 297Mb/s, and the frequency of the DDR clock is 148.5MHz (10-bit output in 3G mode). The DDR pixel clock avoids the need to operate a high-drive pixel clock at 297MHz. This reduces power consumption, clock drive strength, and noise generation. It precludes from generating excessive EMI if PCLK on the board has to run at 297MHz. It also enables easier board routing and avoids the need to use the higher-speed I/Os on FPGAs, which may require more expensive speed grades. Figure 4-8 and Figure 4-9 show how the DDR interface operates. The pixel clock is transmitted at half the data rate, and the interleaved data is sampled at the receiver on both clock edges. Figure 4-8: DDR Video Interface - 3G Level A Figure 4-9: DDR Video Interface - 3G Level B The GS2971A has the ability to shift the Setup/Hold window on the receive interface, by using an on-chip delay line to shift the phase of PCLK with respect to the data bus. The timing of the PCLK output, relative to the data, can be adjusted through the host interface registers. Address 06Ch contains the delay line controls: Bit[5] (DEL\_LINE\_CLK\_SEL) is a coarse delay adjustment that selects between the default (nominal) PCLK phase and a quadrature phase, for a 90° phase shift. Bits[4:0] (DEL\_LINE\_OFFSET) comprise a fine delay adjustment to shift the PCLK in 40ps increments (typical conditions). The maximum fine delay adjustment is approximately 1.2ns under nominal conditions. An example delay adjustment over min/typ/max conditions is illustrated in Figure 4-10. The target delay is 0.84 ns under typical conditions (approximately 45° PCLK phase shift), and requires a control word setting of 0x0014 for address 0x006C. #### 90° phase shift Typical 45° phase shift Figure 4-10: Delay Adjustment Ranges ### 4.10 Timing Signal Generator The GS2971A has an internal timing signal generator which is used to generate digital FVH timing reference signals, to detect and correct certain error conditions and automatic video standard detection. The timing signal generator is only operational in SMPTE mode $\overline{\text{SMPTE\_BYPASS}}$ = HIGH). The timing signal generator consists of a number of counters and comparators operating at video pixel and video line rates. These counters maintain information about the total line length, active line length, total number of lines per field/frame and total active lines per field/frame for the received video standard. It takes one video frame to obtain full synchronization to the received video standard. **Note**: Both 8-bit and 10-bit TRS words are identified by the device. Once synchronization has been achieved, the timing signal generator continues to monitor the received TRS timing information to maintain synchronization. The timing signal generator re-synchronizes all pixel and line based counters on every received TRS ID. Note that for correct operation of the timing signal generator, the SW\_EN input pin must be set LOW, unless manual synchronous switching is enabled (Section 4.10.1). ### 4.10.1 Manual Switch Line Lock Handling The principle of switch line lock handling is that the switching of synchronous video sources will only disturb the horizontal timing and alignment, whereas the vertical timing remains in synchronization - i.e. switching between video sources of the same format. To account for the horizontal disturbance caused by a synchronous switch, the word alignment block and timing signal generator automatically re-synchronizes to the new timing immediately if the synchronous switch happens during the designated switch line, as defined in SMPTE recommended practice RP168-2002. The device samples the SW\_EN pin on every PCLK cycle. When a Logic LOW to HIGH transition on this pin is detected anywhere within the active line, the word alignment block and timing signal generator re-synchronize immediately to the next TRS word. This allows the system to force immediate lock on any line, if the switch point is non-standard. To ensure proper switch line lock handling, the SW\_EN signal should be asserted HIGH anywhere within the active portion of the line on which the switch has taken place, and should be held HIGH for approximately one video line. After this time period, SW\_EN should be de-asserted. SW EN should be held LOW during normal device operation. **Note:** It is the rising edge of the SW\_EN signal, which generates the switch line lock re-synchronization. This edge must be in the active portion of the line containing the video switch point. Figure 4-11: Switch Line Locking on a Non-Standard Switch Line ### 4.10.2 Automatic Switch Line Lock Handling The synchronous switch point is defined for all major video standards in SMPTE RP168-2002. The device automatically re-synchronizes the word alignment block and timing signal generator at the switch point, based on the detected video standard. The device, as described in Section 4.10.1 and Figure 4-11 above, implements the re-synchronization process automatically, every field/frame. The switch line is defined as follows: - $\bullet$ For 525 line interlaced systems: resynchronization takes place at then end of lines 10 & 273 - For 525 line progressive systems: resynchronization takes place at then end of line 10 - For 625 line interlaced systems: resynchronization takes place at then end of lines 6 & 319 - For 625 line progressive systems: resynchronization takes place at then end of line 6 - For 750 line progressive systems: resynchronization takes place at then end of line 7 - For 1125 line interlaced systems: resynchronization takes place at then end of lines 7 & 568 - For 1125 line progressive systems: resynchronization takes place at then end of line 7 **Note:** Unless indicated by SMPTE ST 352 payload identifier packets, the GS2971A does not distinguish between 1125-line progressive segmented-frame (PsF) video and 1125-line interlaced video operating at 25 or 30fps. However. PsF video operating at 24fps is detected by the device. A full list of all major video standards and switching lines is shown in Table 4-7. ### 4.10.3 Switch Line Lock Handling During Level B to Level A Conversion When 3G data is detected by the GS2971A, and Level B to Level A conversion is enabled, the device only supports a limited phase offset between two synchronous video sources if a synchronous switch is implemented. If the synchronous switch point results in an "extended" active video period, the GS2971A only re-synchronizes to the following TRS ID if the phase difference between the two sources is less than or equal to $10\mu s$ . If the phase difference is greater than $10\mu s$ , the GS2971A takes one additional line to re-synchronize. In this case, the user may observe a missing H pulse on the line following the switch line, on the H timing output. **Note**: This $10\mu$ s constraint is only valid when Level B to Level A conversion is enabled, and only when the synchronous switch point results in an extended active video area. **Table 4-7: Switch Line Position for Digital Systems** | System | Frame Rate<br>& Structure | Pixel Structure | | Signal<br>Standard | Parallel<br>Interface | Serial<br>Interface | Line No. | | | | | | | | | | | | | |--------|---------------------------|-----------------|---------|--------------------|-----------------------|---------------------|----------|--|--|--|--|--|--|--|--|----|-----|--|--| | | 60/P | | | ST 274 | + RP211 | | 7 | | | | | | | | | | | | | | | 50/P | | | ST 274 | + RP211 | | 7 | | | | | | | | | | | | | | | 60/I | | | ST 274 | + RP211 | | 7/569 | | | | | | | | | | | | | | | 50/I | | | ST 274 + RP211 | | | 7/509 | | | | | | | | | | | | | | 1125 | 30/P | 1020-1000 | 4-2-2 | ST 274 | + RP211 | CT 202 | | | | | | | | | | | | | | | 1125 | 25/P | 1920x1080 | 4:2:2 | ST 274 | + RP211 | ST 292 | | | | | | | | | | | | | | | | 24/P | | | ST 274 | + RP211 | | 7 | | | | | | | | | | | | | | | 30/PsF | | | ST 274 | + RP211 | | 7 | | | | | | | | | | | | | | | 25/PsF | | | ST 274 | + RP211 | | | | | | | | | | | | | | | | | 24/PsF | | | ST 274 | + RP211 | | | | | | | | | | | | | | | | | 60/P | | | ST | 296 | | | | | | | | | | | | | | | | | 50/P | | 4:2:2 | ST 296 | | | | | | | | | | | | | | | | | 750 | 30/P | 1280x720 | | ST 296 | | ST 292 | 7 | | | | | | | | | | | | | | | 25/P | | | ST | 296 | | | | | | | | | | | | | | | | | 24/P | | | | | | | | | | | | | | | ST | 296 | | | | | | | | BT.1358 | ST 349 | ST 292 | | | | | | | | | | | | | | | | | | 4:2:2 | BT.1358 | ST 347 | ST 344 | | | | | | | | | | | | | | | | 50/P | 720x576 | | BT.1358 | BT.1358 | BT.1362 | 6 | | | | | | | | | | | | | | | | | 4:2:0 | BT.1358 | ST 349 | ST 292 | | | | | | | | | | | | | | | | | | 4:2:0 | BT.1358 | BT.1358 | BT.1362 | | | | | | | | | | | | | | | | | 060vE76 | 4:2:2 | BT.601 | ST 349 | ST 292 | | | | | | | | | | | | | | | 625 | | 960x576 | 4:2:2 | BT.601 | BT.656 | ST 259 | | | | | | | | | | | | | | | | | | | BT.799 | ST 349 | ST 292 | | | | | | | | | | | | | | | | F0/I | | 4.4.4.4 | BT.799 | ST 347 | ST 344 | 6/210 | | | | | | | | | | | | | | | 50/I | 720, 576 | 4:4:4:4 | BT.799 | BT.799 | ST 344 | 6/319 | | | | | | | | | | | | | | | | 720x576 | | BT.799 | BT.799 | - | | | | | | | | | | | | | | | | | | 4:2:2 | BT.601 | ST 349 | ST 292 | | | | | | | | | | | | | | | | | | 4.2.2 | BT.601 | ST 125 | ST 259 | | | | | | | | | | | | | | Table 4-7: Switch Line Position for Digital Systems (Continued) | System | Frame Rate<br>& Structure | Pixel Structure | | Signal<br>Standard | Parallel<br>Interface | Serial<br>Interface | Line No. | |--------------|---------------------------|-----------------|--------|--------------------|-----------------------|---------------------|----------| | | | | | ST 293 | ST 349 | ST 292 | | | | | | 4:2:2 | ST 293 | ST 347 | ST 344 | | | | 59.94/P | 720x483 | | ST 293 | ST 293 | ST 294 | 10 | | | | | 4:2:0 | ST 293 | ST 349 | ST 292 | | | | | | 4:2:0 | ST 293 | ST 293 | ST 294 | | | | | 960x483 | 4:2:2 | ST 267 | ST 349 | ST 292 | | | 525 | | 900x465 | 4.2.2 | ST 267 | ST 267 | ST 259 | | | 50.00 | | 720x483 | 4:4:4 | ST 267 | ST 349 | ST 292 | 10/273 | | | 59.94/I | | | ST 267 | ST 347 | ST 344 | | | | | | | ST 267 | RP174 | ST 344 | 10/2/3 | | | | | | ST 267 | RP 175 | RP 175 | | | | | | 4:2:2 | ST 125 | ST 349 | ST 292 | | | | | | 4.2.2 | ST 125 | ST 125 | ST 259 | | | | P or PsF<br>structure | 1920x1080 | | ST 274 | ST 274 +<br>ST 348 | | 7 | | HD-SDTI | I structure | | 4:2:2 | ST 274 | 31 340 | ST 292 | 7/569 | | | P structure | 1280x720 | | ST 296 | ST 296 +<br>ST 348 | | 7 | | SDT1 | 50/I | 720x576 | 4:2:2 | BT.656 | BT.656 +<br>ST 305 | ST 259 | 6/319 | | SDTI 59.94/I | 720x483 | 4:2:2 | ST 125 | ST 125 +<br>ST 305 | 31 233 | 10/273 | | ### **4.11 Programmable Multi-function Outputs** The GS2971A has six multi-function output pins, STAT[5:0], which are programmable via the host interface to output one of the following signals: Table 4-8: Output Signals Available on Programmable Multi-Function Pins | Selection Code | Default Output Pin | |----------------|-------------------------------------------------------------| | 0000 | STAT 0 | | 0001 | STAT 1 | | 0010 | STAT 2 | | 0011 | STAT 3 | | 0100 | STAT 4 | | 0101 | _ | | 0110 | STAT 5 | | 0111 | _ | | 1000 | _ | | 1001 | _ | | 1010 | _ | | 1011 | - | | 1100 | _ | | | 0000 0001 0010 0010 0011 0100 0101 0110 0111 1000 1001 1010 | Note: Each of the STAT[5:0] pins are configurable individually using the register bits in the host interface; STAT[5:0]\_CONFIG (008h/009h). ## 4.12 H:V:F Timing Signal Generation The GS2971A extracts critical timing parameters from the received TRS words. Horizontal blanking (H), Vertical blanking (V), and Field odd/even (F) timing are output on the STAT[2:0] pins by default. Using the H\_CONFIG bit in the host interface, the H signal timing can be selected as one of the following: - 1. Active line blanking (H\_CONFIG = LOW) the H output is HIGH for the horizontal blanking period, including the EAV TRS words. - 2. TRS based blanking (H\_CONFIG = HIGH) the H output is set HIGH for the entire horizontal blanking period as indicated by the H bit in the received TRS signals. The timing of these signals is shown in Figure 4-12, Figure 4-13, Figure 4-14, Figure 4-15, Figure 4-16, Figure 4-17 and Figure 4-18 below. Note: Both 8-bit and 10-bit TRS words are identified by the device. Figure 4-12: H:V:F Output Timing - 3G Level A and HDTV 20-bit Mode Figure 4-13: H:V:F Output Timing - 3G Level A and HDTV 10-bit Mode 3G Level B 20-bit Mode, each 10-bit stream Figure 4-14: H:V:F Output Timing - 3G Level B 10-bit Mode Figure 4-15: H:V:F Output Timing - HD 20-bit Output Mode Figure 4-16: H:V:F Output Timing - HD 10-bit Output Mode Figure 4-17: H:V:F Output Timing - SD 20-bit Output Mode Figure 4-18: H:V:F Output Timing - SD 10-bit Output Mode #### 4.12.1 CEA-861 Timing Generation The GS2971A is capable of generating CEA 861 timing instead of SMPTE HVF timing for all of the supported video formats. This mode is selected when the TIM\_861 pin is HIGH. Horizontal sync (HSYNC), Vertical sync (VSYNC), and Data Enable (DE) timing are output on the STAT[2:0] pins by default. Table 4-9 shows the CEA-861 formats supported by the GS2971A: **Table 4-9: Supported CEA-861 Formats** | Format | CEA-861 Format | VD_STD[5:0] | |-------------------------------|----------------|--------------------| | 720(1440) x 480i @ 59.94/60Hz | 6 & 7 | 16h, 17h, 19h, 1Bh | | 720(1440) x 576i @ 50Hz | 21 & 22 | 18h, 1Ah | | 1280 x 720p @ 59.94/60Hz | 4 | 20h, 00h | | 1280 x 720p @ 50Hz | 19 | 24h, 04h | | 1920 x 1080i @ 59.94/60Hz | 5 | 2Ah, 0Ah | | 1920 x 1080i @ 50Hz | 20 | 2Ch, 0Ch | Table 4-9: Supported CEA-861 Formats (Continued) | Format | CEA-861 Format | VD_STD[5:0] | |---------------------------|-----------------|-------------| | 1920 x 1080p @ 29.97/30Hz | 34 <sup>1</sup> | 2Bh, 0Bh | | 1920 x 1080p @ 25Hz | 33 <sup>2</sup> | 2Dh, 0Dh | | 1920 x 1080p @ 23.98/24Hz | 32 | 30h, 10h | | 1920 x 1080p @ 59.94/60Hz | 16 <sup>1</sup> | 2Bh | | 1920 x 1080p @ 50Hz | 31 <sup>2</sup> | 2Dh | #### Notes: #### 4.12.1.1 Vertical Timing When CEA861 timing is selected, the device outputs standards compliant CEA861 timing signals as shown in the figures below; for example 240 active lines per field for SMPTE ST 125. The register bit TRS\_861 is used to select DFP timing generator mode which follows the vertical blanking timing as defined by the embedded TRS code words. This setting is helpful for 525i. When TRS\_861 is set LOW, DE will go HIGH for 480 lines out of 525. When TRS\_861 is set HIGH, DE will go HIGH for 487 lines out of 525. The timing of the CEA 861 timing reference signals can be found in the CEA 861 specifications. For information, they are included in the following diagrams. These diagrams may not be comprehensive. Table 4-10: CEA861 Timing Formats | Format | Parameters | |--------|----------------------------------------------------| | 4 | H:V:DE Input Timing 1280 x 720p @ 59.94/60Hz | | 5 | H:V:DE Input Timing 1920 x 1080i @ 59.94/60Hz | | 6&7 | H:V:DE Input Timing 720 (1440) x 480i @ 59.94/60Hz | | 19 | H:V:DE Input Timing 1280 x 720p @ 50Hz | | 20 | H:V:DE Input Timing 1920 x 1080i @ 50Hz | | 21&22 | H:V:DE Input Timing 720 (1440) x 576 @ 50Hz | | 16 | H:V:DE Input Timing 1920 x 1080p @ 59.94/60Hz | | 31 | H:V:DE Input Timing 1920 x 1080p @ 50Hz | | 32 | H:V:DE Input Timing 1920 x 1080p @ 23.94/24Hz | | 33 | H:V:DE Input Timing 1920 x 1080p @ 25Hz | | 34 | H:V:DE Input Timing 1920 x 1080p @ 29.97/30Hz | | | | <sup>1,2:</sup> Timing is identical for the corresponding formats. Figure 4-19: H:V:DE Output Timing 1280 x 720p @ 59.94/60 (Format 4) Figure 4-20: H:V:DE Output Timing 1920 x 1080i @ 59.94/60 (Format 5) Figure 4-21: H:V:DE Output Timing 720 (1440) x 480i @ 59.94/60 (Format 6&7) Figure 4-22: H:V:DE Output Timing 1280 x 720p @ 50 (Format 19) Figure 4-23: H:V:DE Output Timing 1920 x 1080i @ 50 (Format 20) Figure 4-24: H:V:DE Output Timing 720 (1440) x 576 @ 50 (Format 21 & 22) Figure 4-25: H:V:DE Output Timing 1920 x 1080p @ 59.94/60 (Format 16) Figure 4-26: H:V:DE Output Timing 1920 x 1080p @ 50 (Format 31) Figure 4-27: H:V:DE Output Timing 1920 x 1080p @ 23.94/24 (Format 32) Figure 4-28: H:V:DE Output Timing 1920 x 1080p @ 25 (Format 33) Figure 4-29: H:V:DE Output Timing 1920 x 1080p @ 29.97/30 (Format 34) # 4.13 Automatic Video Standards Detection Using the timing extracted from the received TRS signals, the GS2971A is able to identify the received video standard. In 3G input mode, the GS2971A measures the timing parameters of one of the two identical data streams. The Rate Selection/Indication bits and the VD\_STD code may be used in combination to determine the video standard. The total samples per line, active samples per line, total lines per field/frame and active lines per field/frame are all measured. Four registers are provided to allow the system to read the video standard information from the device. These raster structure registers are provided in addition to the VIDEO\_FORMAT\_352\_A\_X and VIDEO\_FORMAT\_352\_B\_X registers, and are updated once per frame at the end of line 12. The raster structure registers also contain three status bits: STD\_LOCK, INT/ $\overline{PROG}$ and M. The STD\_LOCK bit is set HIGH whenever the timing signal generator is fully synchronized to the incoming standard, and detects it as one of the supported formats. The INT/ $\overline{PROG}$ bit is set HIGH if the detected video standard is interlaced and LOW if the detected video standard is progressive. M is set HIGH if the clock frequency includes the "1000/1001" factor denoting a 23.98, 29.97 or 59.94Hz frame rate. The video standard code is reported in the VD\_STD bits of the host interface register. Table 4-11 describes the 5-bit codes for the recognized video standards. **Table 4-11: Supported Video Standard Codes** | SMPTE<br>Standard | Active Video Area | RATE_<br>DET[1]<br>HD/3G | RATE_<br>DET[0]<br>SD/HD | Lines<br>per<br>Frame | Active<br>Lines per<br>Frame | Words<br>per<br>Active<br>Line | Words<br>per Line | VD_STD<br>[5:0] | |-----------------------|---------------------------------------------|--------------------------|--------------------------|-----------------------|------------------------------|--------------------------------|-------------------|-----------------| | ST 425 (3G | 1920x1080/60 (1:1) | 1 | 0 | 1125 | 1080 | 1920 | 2200 | 2Bh | | Level A)<br>4:2:2 | 1920x1080/50 (1:1) | 1 | 0 | 1125 | 1080 | 1920 | 2640 | 2Dh | | ST 425 (3G<br>Level B | 1920x1080/60 (2:1) | 1 | 0 | 1125 | 540* | 1920 | 2200 | 0Ah | | DS1 and<br>DS2) 4:2:2 | 1920x1080/50 (2:1) | 1 | 0 | 1125 | 540* | 1920 | 2640 | 0Ch | | | 1920x1080/60 (2:1) or<br>1920x1080/30 (PsF) | 1 | 0 | 1125 | 1080 | 3840 | 4400 | 2Ah | | | 1920x1080/50 (2:1) or<br>1920x1080/25 (PsF) | 1 | 0 | 1125 | 1080 | 3840 | 5280 | 2Ch | | | 1280x720/60 (1:1) | 1 | 0 | 750 | 720 | 2560 | 3300 | 20h | | ST 425 | 1280x720/50 (1:1) | 1 | 0 | 750 | 720 | 2560 | 3960 | 24h | | (3G) 4:4:4 | 1920x1080/30 (1:1) | 1 | 0 | 1125 | 1080 | 3840 | 4400 | 2Bh | | | 1920x1080/25 (1:1) | 1 | 0 | 1125 | 1080 | 3840 | 5280 | 2Dh | | | 1280x720/25 (1:1) | 1 | 0 | 750 | 720 | 2560 | 7920 | 26h | | | 1920x1080/24 (1:1) | 1 | 0 | 1125 | 1080 | 3840 | 5500 | 30h | | | 1280x720/24 (1:1) | 1 | 0 | 750 | 720 | 2560 | 8250 | 28h | | ST 260<br>(HD) | 1920x1035/60 (2:1) | 0 | 0 | 1125 | 1035 | 1920 | 2200 | 15h | | ST 295<br>(HD) | 1920x1080/50 (2:1) | 0 | 0 | 1250 | 1080 | 1920 | 2376 | 14h | **Table 4-11: Supported Video Standard Codes (Continued)** | SMPTE<br>Standard | Active Video Area | RATE_<br>DET[1]<br>HD/3G | RATE_<br>DET[0]<br>SD/HD | Lines<br>per<br>Frame | Active<br>Lines per<br>Frame | Words<br>per<br>Active<br>Line | Words<br>per Line | VD_STD<br>[5:0] | |-------------------|---------------------------------------------|--------------------------|--------------------------|-----------------------|------------------------------|--------------------------------|-------------------|-----------------| | | 1920x1080/60 (2:1) or<br>1920x1080/30 (PsF) | 0 | 0 | 1125 | 1080 | 1920 | 2200 | 0Ah | | | 1920x1080/50 (2:1) or<br>1920x1080/25 (PsF) | 0 | 0 | 1125 | 1080 | 1920 | 2640 | 0Ch | | | 1920x1080/30 (1:1) | 0 | 0 | 1125 | 1080 | 1920 | 2200 | 0Bh | | | 1920x1080/25 (1:1) | 0 | 0 | 1125 | 1080 | 1920 | 2640 | 0Dh | | | 1920x1080/24 (1:1) | 0 | 0 | 1125 | 1080 | 1920 | 2750 | 10h | | ST 274<br>(HD) | 1920x1080/24 (PsF) | 0 | 0 | 1125 | 1080 | 1920 | 2750 | 11h | | (/ | 1920x1080/25 (1:1) –<br>EM | 0 | 0 | 1125 | 1080 | 2304 | 2640 | 0Eh | | | 1920x1080/25 (PsF) –<br>EM | 0 | 0 | 1125 | 1080 | 2304 | 2640 | 0Fh | | | 1920x1080/24 (1:1) –<br>EM | 0 | 0 | 1125 | 1080 | 2400 | 2750 | 12h | | | 1920x1080/24 (PsF) –<br>EM | 0 | 0 | 1125 | 1080 | 2400 | 2750 | 13h | | | 1280x720/30 (1:1)<br>–EM | 0 | 0 | 750 | 720 | 1280 | 3300 | 02h | | ST 296<br>(HD) | 1280x720/30 (1:1) –<br>EM | 0 | 0 | 750 | 720 | 2880 | 3300 | 03h | | | 1280x720/50 (1:1) | 0 | 0 | 750 | 720 | 1280 | 1980 | 04h | | | 1280x720/50 (1:1) –<br>EM | 0 | 0 | 750 | 720 | 1728 | 1980 | 05h | | | 1280x720/25 (1:1) | 0 | 0 | 750 | 720 | 1280 | 3960 | 06h | | | 1280x720/25 (1:1) –<br>EM | 0 | 0 | 750 | 720 | 3456 | 3960 | 07h | | ST 296<br>(HD) | 1280x720/24 (1:1) | 0 | 0 | 750 | 720 | 1280 | 4125 | 08h | | . , | 1280x720/24 (1:1) –<br>EM | 0 | 0 | 750 | 720 | 3600 | 4125 | 09h | | | 1280x720/60 (1:1) | 0 | 0 | 750 | 720 | 1280 | 1650 | 00h | | | 1280x720/60 (1:1) –<br>EM | 0 | 0 | 750 | 720 | 1440 | 1650 | 01h | | | 1440x487/60 (2:1) | х | 1 | 525 | 244 or 243* | 1440 | 1716 | 16h | | ST 125 | 1440x507/60 | х | 1 | 525 | 254 or 253* | 1440 | 1716 | 17h | | (SD) | 525-line 487 generic | х | 1 | 525 | - | - | 1716 | 19h | | | 525-line 507 generic | х | 1 | 525 | - | - | 1716 | 1Bh | **Table 4-11: Supported Video Standard Codes (Continued)** | SMPTE<br>Standard | Active Video Area | RATE_<br>DET[1]<br>HD/3G | RATE_<br>DET[0]<br>SD/HD | Lines<br>per<br>Frame | Active<br>Lines per<br>Frame | Words<br>per<br>Active<br>Line | Words<br>per Line | VD_STD<br>[5:0] | |-----------------------------------------------|------------------------------------------------|--------------------------|--------------------------|-----------------------|------------------------------|--------------------------------|-------------------|-----------------| | ITU-R<br>BT.656 | 1440x576/50 (2:1) Or<br>dual link progressive) | х | 1 | 625 | - | 1440 | 1728 | 18h | | (SD) | 625-line generic | х | 1 | 625 | - | _ | 1728 | 1Ah | | Unknown<br>HD | SD/HD = 0 | 0 | 0 | _ | - | - | _ | 1Dh | | Unknown<br>SD | SD/ <del>HD</del> = 1 | х | 1 | _ | - | - | - | 1Eh | | Unknown<br>3G | SD/ <del>HD</del> = 0 | 1 | 0 | _ | _ | _ | _ | 3Ch | | 2K Standar | rds (see 4.13.1 2K Supp | ort) | | | | | | | | | 2048x1080/30 (1:1) | 0 | 0 | 1125 | 1080 | 2048 | 2200 | 31h | | | 2048x1080/25 (1:1) | 0 | 0 | 1125 | 1080 | 2048 | 2640 | 32h | | 2048-2- | 2048x1080/24 (1:1) | 0 | 0 | 1125 | 1080 | 2048 | 2750 | 33h | | 200xX<br>(4:2:2) | 2048x1080/60 (1:1) | 1 | 0 | 1125 | 1080 | 2048 | 2200 | 37h | | | 2048x1080/50 (1:1) | 1 | 0 | 1125 | 1080 | 2048 | 2640 | 38h | | | 2048x1080/48 (1:1) | 1 | 0 | 1125 | 1080 | 2048 | 2750 | 39h | | 2048-2- | 2048x1080/30 (1:1) | 1 | 0 | 1125 | 1080 | 2048 | 2200 | 34h | | 200X | 2048x1080/25 (1:1) | 1 | 0 | 1125 | 1080 | 2048 | 2640 | 35h | | (4:4:4) | 2048x1080/24 (1:1) | 1 | 0 | 1125 | 1080 | 2048 | 2750 | 36h | | Non | 2048x1080/60 (2:1) | 0 (1) | 0 | 1125 | 540* | 2048 | 2200 | 3Dh | | SMPTE or<br>2048-2- | 2048x1080/50 (2:1) | 0 (1) | 0 | 1125 | 540* | 2048 | 2640 | 3Eh | | 200xX<br>(4:2:2)<br>Level B<br>DS1 and<br>DS2 | 2048x1080/48 (2:1) | 0 (1) | 0 | 1125 | 540* | 2048 | 2750 | 3Fh | | Non<br>SMPTE | Unknown 2K | х | 0 | _ | - | 2048 | - | 3Ah | ## Notes: **Note**: In certain systems, due to greater ppm offsets in the crystal, the 'M' bit may not assert properly. In such cases, bits 3:0 in Register 06Fh can be increased to a maximum value of 4. <sup>1.</sup> The Line Numbers in brackets refer to version zero SMPTE ST 352 packet locations, if they are different from version <sup>2.</sup> The part may provide full or limited functionality with standards that are not included in this table. Please consult a Semtech technical representative. <sup>3. \*</sup>For SD-SDI streams, the device can report an incorrect M value when SMPTE ST 352 packets are present By default (after power up or after systems reset), the four RASTER\_STRUCTURE, VD\_STD, STD\_LOCK and INT/PROG registers are set to zero. These registers are also cleared when the SMPTE\_BYPASS pin is LOW. # 4.13.1 2K Support In order to fully support 2K standards without customer intervention, Semtech provides FPGA code for enhancing the GS2971A's 2K capability. The features of the 2K FPGA enhancement are: - Automatic video standard detection for 2K standards - 1/1.001 rate detection for 2K standards - CEA-861 timing generation for 2K standards - · Automatic enabling of audio extraction This enhancement is an interface between the GS2971A and the customer system. The behaviour of the GS2971A with or without the additional 2K enhancement FPGA code is identical from a user-perspective. Figure 4-30: 2K Feature Enhancement # 4.14 Data Format Detection & Indication In addition to detecting the video standard, the GS2971A detects the data format, i.e. SDTI, SDI, TDM data (SMPTE ST 346), etc. This information is represented by bits in the DATA\_FORMAT\_DSX register accessible through the host interface. Data format detection is only carried out when the LOCKED signal is HIGH. By default (at power up or after system reset), the DATA\_FORMAT\_DSX register is set to Fh (undefined). This register is also set as undefined when the LOCKED signal is LOW and/or the $\overline{\text{SMPTE\_BYPASS}}$ pin is LOW. **Table 4-12: Data Format Register Codes** | YDATA_FORMAT[3:0] or CDATA_FORMAT[3:0] | Data Format | Remarks | |----------------------------------------|----------------|--------------------------------------------------------------------------| | 0h ~ 05h | SDTI | SMPTE ST 321, SMPTE ST 322,<br>SMPTE ST 326 | | 6h | SDI | - | | 7h | Reserved | - | | 8h | TDM | SMPTE ST 346 | | 9h | HD-SDTI | - | | Ah ~ Eh | Reserved | - | | ri. | Non-SMPTE data | Detected data format is not SMPTE.<br>LOCKED = LOW. | | Fh | format | <b>Note</b> : This Data Format register is invalid in SMPTE_BYPASS mode. | The data format is determined using the following criteria: - If TRS ID words are detected but no SDTI header or TDM header is detected, then the data format is SDI - If TRS ID words are detected and the SDTI header is available then the format is SDTI - If TRS ID words are detected and the TDM data header is detected then the format is TDM video - No TRS words are detected, but the PLL is locked, then the data format is unknown **Note:** Two data format sets are provided for HD video rates. This is because the Y and Cr/Cb channels can be used separately to carry SDTI data streams of different data formats. In SD video mode, only the Y data format register contains the data, and the C register is set to Fh (undefined format). # 4.15 EDH Detection ### 4.15.1 EDH Packet Detection The GS2971A determines if EDH packets are present in the incoming video data and asserts the EDH\_DETECT status according to the SMPTE standard. EDH\_DETECT is set HIGH when EDH packets have been detected and remains HIGH until EDH packets are no longer present. It is set LOW at the end of the vertical blanking (falling edge of V) if an EDH packet has not been detected during vertical blanking. EDH\_DETECT can be programmed to be output on the multi-function output port pins. The EDH\_DETECT bit is also available in the host interface. # 4.15.2 EDH Flag Detection The EDH flags for ancillary data, active picture, and full field regions are extracted from the detected EDH packets and placed in the EDH FLAG IN register. When the EDH\_FLAG\_UPDATE\_MASK bit in the host interface is set HIGH, the GS2971A updates the Ancillary Data, Full Field, and Active Picture EDH flags according to SMPTE RP165. The updated EDH flags are available in the EDH\_FLAG\_OUT register. The EDH packet output from the device contains these updated flags. One set of flags is provided for both fields 1 and 2. The field 1 flag data is overwritten by the field 2 flag data. When EDH packets are not detected, the UES flags in the EDH\_FLAG\_OUT register are set HIGH to signify that the received signal does not support Error Detection and Handling. In addition, the EDH\_DETECT bit is set LOW. These flags are set regardless of the setting of the EDH\_FLAG\_UPDATE\_MASK bit. EDH\_FLAG\_OUT and EDH\_FLAG\_IN may be read via the host interface at any time during the received frame except on the lines defined in SMPTE RP165, when these flags are updated. The GS2971A indicates the CRC validity for both active picture and full field CRCs. The AP\_CRC\_V bit in the host interface indicates the active picture CRC validity, and the FF\_CRC\_V bit indicates the full field CRC validity. When EDH\_DETECT = LOW, these bits are cleared. The EDH\_FLAG\_OUT and EDH\_FLAG\_IN register values remain set until overwritten by the decoded flags in the next received EDH packet. When an EDH packet is not detected during vertical blanking, the flag registers are cleared at the end of the vertical blanking period. # 4.16 Video Signal Error Detection & Indication The GS2971A includes a number of video signal error detection functions. These are provided to enhance operation of the device when operating in SMPTE mode $(\overline{SMPTE\_BYPASS} = HIGH)$ . These features are not available in the other operating modes of the device (i.e. when $\overline{SMPTE\_BYPASS} = LOW$ ). Signal errors that can be detected include: - 1. TRS errors. - 2. HD line based CRC errors. - 3. EDH errors. - 4. HD line number errors. - 5. Video standard errors. The device maintains an ERROR\_STAT\_X register. Each error condition has a specific flag in the ERROR\_STAT\_X register, which is set HIGH whenever an error condition is detected. An ERROR\_MASK register is also provided, allowing the user to select which error conditions are reported. Each bit of the ERROR\_MASK register corresponds to a unique error type. Separate SD\_AUDIO\_ERROR\_MASK and HD\_AUDIO\_ERROR\_MASK registers for SD and HD audio cores are also provided, allowing select error conditions to be reported. Each bit of each ERROR\_MASK register corresponds to a unique error type. By default (at power up or after system reset), all bits of the ERROR\_MASK registers are zero, enabling all errors to be reported. Individual error detection may be disabled by setting the corresponding bit HIGH in the mask registers. Error conditions are indicated by a $\overline{\text{VIDEO}}\_\text{ERROR}$ signal and an $\overline{\text{AUDIO}}\_\text{ERROR}$ signal, which are available for output on the multifunction I/O output pins. The two signals are also combined into a summary $\overline{\text{DATA}}\_\overline{\text{ERROR}}$ signal, which is also available on the multifunction I/O pins. These signals are normally HIGH, but are set LOW by the device when an error condition has been detected. These signals are a logical 'NOR' of the appropriate error status flags stored in the ERROR\_STAT\_X register, which are gated by the bit settings in the ERROR\_MASK registers. When an error status bit is HIGH and the corresponding error mask bit is LOW, the corresponding DATA\_ERROR signal is set LOW by the device. The ERROR\_STAT\_X registers, and correspondingly the DATA\_ERROR, VIDEO\_ERROR, and AUDIO\_ERROR signals, are cleared at the start of the next video field or when read via the host interface, which ever condition occurs first. Note that any AUDIO\_ERROR condition will cause DATA\_ERROR to assert. Use the SD\_AUDIO\_ERROR\_MASK and HD\_AUDIO\_ERROR\_MASK registers if masking these events is desired. All bits of the ERROR\_STAT\_X registers are also cleared under any of the following conditions: - 1. LOCKED signal = LOW. - 2. $\overline{\text{SMPTE BYPASS}} = \text{LOW}$ . - 3. When a change in video standard has been detected. - 4. $\overline{RESET} \overline{TRST} = LOW$ Table 4-13 shows the ERROR\_STAT\_X register and ERROR\_MASK\_X register. **Note**: Since the error indication registers are cleared once per field, if an external host micro is polling the error registers periodically, an error flag may be missed if it is intermittent, and the polling frequency is less than the field rate. Table 4-13: Error Status Register and Error Mask Register | Video Error Status Register | Video Error Mask Register | |-----------------------------|----------------------------| | SAV_ERR (02h, 03h) | SAV_ERR_MASK (037h, 038h) | | EAV_ERR (02h, 03h) | EAV_ERR_MASK (037h, 038h) | | YCRC_ERR (02h, 03h) | YCRC_ERR_MASK (037h, 038h) | | CCRC_ERR (02h, 03h) | CCRC_ERR_MASK (037h, 038h) | | LNUM_ERR (02h, 03h) | LNUM_ERR_MASK (037h, 038h) | | YCS_ERR (02h, 03h) | YCS_ERR_MASK (037h, 038h) | | CCS_ERR (02h, 03h) | CCS_ERR_MASK (037h, 038h) | | AP_CRC_ERR (02h) | AP_CRC_ERR_MASK (037h) | Table 4-13: Error Status Register and Error Mask Register (Continued) | Video Error Status Register | Video Error Mask Register | |-----------------------------|---------------------------| | FF_CRC_ERR (02h) | FF_CRC_ERR_MASK (037h) | | VD_STD_ERR (02h, 03h) | VD_STD_ERR_MASK (037h) | **Note 1**: See Section 4.19 for Audio Error Status. **Note 2**: In 3G Level B mode, separate Video Error Mask registers exist for Link A and Link B. The GS2971A distinguishes between Level A and Level B mappings at 3Gb/s. When Level B data is detected, error detection is enabled separately for Data Stream 1 and Data Stream 2 (Link A and Link B, respectively). Therefore, a second set of error status and mask registers is available for Data Stream 2, and is only valid when 3Gb/s Level B data is detected by the device. # 4.16.1 TRS Error Detection TRS error flags are generated by the GS2971A under the following two conditions: - 1. A phase shift in received TRS timing is observed on a non-switching line. - 2. The received TRS Hamming codes are incorrect. Both SAV and EAV TRS words are checked for timing and data integrity errors. For HD mode, only the Y channel TRS codes are checked for errors. For 3G mode Level A signals, only data stream one TRS codes are checked for errors. For 3G Level B signals, the Y channel TRS codes of both Link A and Link B are checked for errors. Both 8-bit and 10-bit TRS code words are checked for errors. The SAV\_ERR bit of the ERROR\_STAT\_X register is set HIGH when an SAV TRS error is detected. The EAV\_ERR bit of the ERROR\_STAT\_X register is set HIGH when an EAV TRS error is detected. ## 4.16.2 Line Based CRC Error Detection The GS2971A calculates line based CRCs for HD and 3G video signals. CRC calculations are done for each 10-bit channel (Y and C for HD video, DS1 and DS2 for 3G video). These calculated CRC values are compared with the received CRC values. If a mismatch in the calculated and received CRC values is detected for Y channel data (Data Stream 1 for 3G video), the YCRC\_ERR bit in the ERROR\_STAT\_X register is set HIGH. If a mismatch in the calculated and received CRC values is detected for C channel data (Data Stream 2 for 3G video), the CCRC\_ERR bit in the ERROR\_STAT\_X register is set HIGH. Y or C CRC errors are also generated if CRC values are not embedded. Line based CRC errors are only generated when the device is operating in HD and 3G modes. **Note:** By default, 8-bit to 10-bit TRS remapping is enabled. If an 8-bit input is used, the HD CRC check is based on the 10-bit remapped value, not the 8-bit value, so the CRC Error Flag is incorrectly asserted and should be ignored. If 8-bit to 10-bit remapping is enabled, then CRC correction and insertion should be enabled by setting the CRC\_INS\_MASK bit LOW in the IOPROC\_1 or IOPROC\_2 register. This ensures that the CRC values are updated. ### 4.16.3 EDH CRC Error Detection The GS2971A also calculates Full Field (FF) and Active Picture (AP) CRC's according to SMPTE RP 165 in support of Error Detection and Handling packets in SD signals. These calculated CRC values are compared with the received CRC values. Error flags for AP and FF CRC errors are provided and each error flag is a logical OR of field 1 and field 2 error conditions. The AP\_CRC\_ERR bit in the VIDEO\_ERROR\_STAT\_X register is set HIGH when an Active Picture CRC mismatch has been detected in field 1 or 2. The FF\_CRC\_ERR bit in the VIDEO\_ERROR\_STAT\_X register is set HIGH when a Full Field CRC mismatch has been detected in field 1 or 2. EDH CRC errors are only indicated when the device is operating in SD mode and when the device has correctly received EDH packets. ## 4.16.4 HD & 3G Line Number Error Detection If a mismatch in the calculated and received line numbers is detected, the LNUM\_ERR bit in the VIDEO\_ERROR\_STAT\_X register is set HIGH. # 4.17 Ancillary Data Detection & Indication The GS2971A detects ancillary data in both the vertical and horizontal ancillary data spaces. Status signal outputs Y/1ANC and C/2ANC are provided to indicate the position of ancillary data in the output data streams. These signals may be selected for output on the multi-function I/O port pins (STAT[5:0]). The GS2971A indicates the presence of all types of ancillary data by detecting the 000h, 3FFh, 3FFh (00h, FFh, FFh for 8-bit video) ancillary data preamble. **Note 1:** Both 8 and 10-bit ancillary data preambles are detected by the device. By default (at power up or after system reset) the GS2971A indicates all types of ancillary data. Up to 5 types of ancillary data can be specifically programmed for recognition. For HD video signals, ancillary data may be placed in both the Y and Cb/Cr video data streams separately. For SD video signals, the ancillary data is multiplexed and combined into the YCbCr data space. For 3G signals, ancillary data may be placed in either or both of the virtual interface data streams. Both data streams are examined for ancillary data. For a 3G data stream formatted as per Level A mapping: - The ancillary data is placed in Data Stream 1 first, with overflow into Data Stream 2 - SMPTE ST 352 packets are duplicated in both data streams For a 3G data stream formatted as per Level B mapping: - Each multiplexed data stream forming the 3G signal contains ancillary data embedded according to SMPTE ST 291 - Each multiplexed data stream forming the 3G signal contains SMPTE ST 352 packets embedded according to SMPTE ST 425 When operating in HD mode, the Y/1ANC signal is HIGH whenever ancillary data is detected in the Luma data stream, and C/2ANC is HIGH whenever ancillary data is detected in the Chroma data stream. The signals are asserted HIGH at the start of the ancillary data preamble, and remain HIGH until after the ancillary data checksum. When detecting ancillary data in 3G Level A data, the Y/1ANC status output is HIGH whenever Data Stream 1 ancillary data is detected and the C/2ANC status output is HIGH whenever Data Stream 2 ancillary data is detected. When detecting ancillary data in 3G Level B data, the Y/1ANC status output is HIGH whenever Data Stream 1 ancillary data is detected on either Y or C channels and the C/2ANC status output is HIGH whenever Data Stream 2 ancillary data is detected on either Y or C channels. When operating in SD mode, the Y/1ANC and C/2ANC signals depend on the output data format. For 20-bit demultiplexed data, the Y/1ANC and C/2ANC signals operate independently to indicate the first and last ancillary Data Word position in the Luma and/or Chroma data streams. For 10-bit multiplexed data, the Y/1ANC signal is HIGH whenever ancillary data is detected, and the C/2ANC signal is always LOW. When operating in 3G modes, the Y/1ANC and C/2ANC flags are both zero if the 10-bit multiplexed output format is selected. These status signal outputs are synchronous with PCLK and may be used as clock-enables for external logic, or as write-enables for an external FIFO or other memory devices. The operation of the Y/1ANC and C/2ANC signals is shown below in Figure 4-31. **Note 2**: When I/O processing is disabled, the Y/1ANC and C/2ANC flags may toggle, but they are invalid and should be ignored. **Note 3**: In 3G Level B mode, if the ANC\_EXT\_SEL\_DS2\_ $\overline{DS1}$ bit is HIGH and the ANC\_DATA\_DELETE bit is HIGH, the Y/1ANC and C/2ANC flags are not valid. **Note 4:** For 3G Level B data, the Y/1ANC flag identifies all ANC data on Data Stream 1 (Link A), whether it is embedded in the Y or C component – ANC data is not identified separately for each component. Similarly, the C/2ANC flag identifies all ANC data on Data Stream 2 (Link B), whether it is embedded in the Y or C component. Figure 4-31: Y/1ANC and C/2ANC Signal Timing # 4.17.1 Programmable Ancillary Data Detection As described above in Section 4.17, the GS2971A detects and indicates all ancillary data types by default. It is possible to program which ancillary data types are to be detected and indicated. Up to five different ancillary data types may be programmed for detection by the GS2971A in the ANC\_TYPE\_DS1 registers for SD, HD and 3G Level A data. When so programmed, the GS2971A only indicates the presence of the specified ancillary data types, ignoring all other ancillary data. For each data type to be detected, the user must program the DID and/or SDID of that ancillary data type. In the case where no DID or SDID values are programmed, the GS2971A indicates the presence of all ancillary data. In the case where one or more, DID and/or SDID values have been programmed, then only those matching data types are detected and indicated. The timing of the Y/1ANC and C/2ANC signals in this case is as shown in Figure 4-31. The GS2971A compares the received DID and/or SDID with the programmed values. If a match is found, ancillary data is indicated. For any DID or SDID value set to zero, no comparison or match is made. For example, if the DID is programmed and the SDID is not programmed, the GS2971A only detects a match to the DID value. If both DID and SDID values are non-zero, then the received ancillary data type must match both the DID and SDID before Y/1ANC and/or C/2ANC is set HIGH. **Note 1**: For 3G Level B data, the ANC\_TYPE\_DS1 registers are valid for Data Stream 1, and a second set of five ANC\_TYPE registers (ANC\_TYPE\_DS2) is provided for detection of specific ancillary data in Data Stream 2. **Note 2**: SMPTE ST 352 Payload Identifier packets and Error Detection and Handling (EDH) Packets are always detected by the GS2971A, irrespective of the settings of the ANC\_TYPE registers. # 4.17.2 SMPTE ST 352 Payload Identifier The GS2971A automatically extracts the SMPTE ST 352 payload identifier present in the input data stream for SD, HD, and 3G Level A signals. The four word payload identifier packets are written to VIDEO\_FORMAT\_X\_DS1 and VIDEO\_FORMAT\_X\_DS2 bits accessible through the host interface. The device also indicates the version of the payload packet in the VERSION\_352M bit of the DATA\_FORMAT\_DSX register. When the SMPTE ST 352 packet is formatted as a "version 1" packet, the VERSION\_352M bit is set HIGH, when the packet is formatted as a "version 2" packet, this bit is set LOW. The VIDEO\_FORMAT\_352\_A\_X and VIDEO\_FORMAT\_352\_B\_X registers are only updated if there are no checksum errors in the received SMPTE ST 352 packets. By default (at power up or after system reset), the VIDEO\_FORMAT\_X\_DS1 and VIDEO\_FORMAT\_X\_DS2 bits are set to 0, indicating an undefined format. **Note 1:** When 3G Level B data is detected by the device, the user needs to extract the SMPTE ST 352 Payload Identifier packets by using the ANC packet extraction block - they are not detected and extracted automatically. In this case: - The VD STD ERR bit is not valid - ST 352 extraction is only done on one data stream or the other, not both simultaneously (Link A or Link B selected via the host interface) - Previously embedded ST 352 packets can be deleted on one data stream only (using the ANC\_DATA\_DELETE bit, see Section 4.18.8), but these packets are replaced with 10-bit Y/C blanking values only - It is necessary to manually extract the SMPTE ST 352 data by programming the DID, SDID and line number information into the ANC data extraction block **Note 2**: SMPTE ST 352 packet regeneration is enabled by default for 3G Level B inputs, and should be disabled through the host interface if Level B to Level A conversion is not enabled. # 4.17.2.1 SMPTE ST 352 Payload Identifier Usage The SMPTE ST 352 Payload Identifier is used to confirm the video format identified by the Automatic Video Standards Detection block (see Section 4.17.4) Table 4-14: SMPTE ST 352 Packet Data | Bit Name | Bit | Name | Description | R/W | Default | |-------------------------------------|------|------------------------|--------------------------------------------------------------------------------------------------------|-----|---------| | VIDEO_FORMAT_4_DS1<br>Address: 01Ah | 15-8 | SMPTE ST 352<br>Byte 4 | | R | 0 | | VIDEO_FORMAT_3_DS1<br>Address: 01Ah | 7-0 | SMPTE ST 352<br>Byte 3 | Data is available in this register when Video Payload Identification Packets are detected in the data | R | 0 | | VIDEO_FORMAT_2_DS1<br>Address: 019h | 15-8 | SMPTE ST 352<br>Byte 2 | stream. | R | 0 | | VIDEO_FORMAT_2_DS1<br>Address: 019h | 7-0 | | | R | 0 | # 4.17.2.2 3G SMPTE ST 352 Packets Following Level B to Level A Conversion After Level B to Level A conversion, modified payload data must be programmed via the host interface into the VIDEO\_FORMAT\_352\_X\_X registers and automatically inserted by the GS2971A on the correct SMPTE ST 352 Line Number. SMPTE ST 352 Packets are embedded in both data streams. Previously embedded ST 352 packets may be deleted from one data stream only (using the ANC\_DATA\_DELETE bit, see Section 4.18.8), but these packets are replaced with 10-bit Y/C blanking values. **Note**: Pre-existing SMPTE ST 352 Packets that are not deleted are re-mapped to different line numbers during conversion to Level A formatting. These packets should be ignored by the system, since they are on non-standard SMPTE ST 352 lines. # 4.17.3 Ancillary Data Checksum Error The GS2971A calculates checksums for all received ancillary data. These calculated checksums are compared with the received ancillary data checksum words. If a mismatch in the calculated and received checksums is detected, then a checksum error is indicated. When operating in HD mode, the device makes comparisons on both the Y and C channels separately. If an error condition in the Y channel is detected, the YCS\_ERR bit in the VIDEO\_ERROR\_STAT\_X register is set HIGH. If an error condition in the C channel is detected, the CCS\_ERR bit in the VIDEO\_ERROR\_STAT\_X register is set HIGH. When operating in 3G Level A mode, the device makes comparisons on both the Y (Data Stream 1) and C (Data Stream 2) channels separately. If an error condition in the Y channel is detected, the YCS\_ERR bit in the VIDEO\_ERROR\_STAT\_X register is set HIGH. If an error condition in the C channel is detected, the CCS\_ERR bit in the VIDEO\_ERROR\_STAT\_X register is set HIGH. When operating in 3G Level B mode, the device makes comparisons on both the Y channel and the C channel of both Link A and Link B. When operating in SD mode, only the YCS\_ERR bit is set HIGH when checksum errors are detected. ## 4.17.3.1 Programmable Ancillary Data Checksum Calculation As described above, the GS2971A calculates and compares checksum values for all ancillary data types by default. It is possible to program which ancillary data types are checked as described in Section 4.17.1. When so programmed, the GS2971A only checks ancillary data checksums for the specified data types, ignoring all other ancillary data. The YCS\_ERR and/or CCS\_ERR bits in the VIDEO\_ERROR\_STAT\_X register are only set HIGH if an error condition is detected for the programmed ancillary data types. # 4.17.4 Video Standard Error If a mismatch between the received SMPTE ST 352 packets and the calculated video standard occurs, the GS2971A indicates a video standard error by setting the VD\_STD\_ERR bit of the VIDEO\_ERROR\_STAT\_X register HIGH. The device detects the SMPTE ST 352 Packet version as defined in the SMPTE ST 352 standard. If the incoming packet is Version Zero, then no comparison is made with the internally generated payload information and the VD\_STD\_ERR bit is not set HIGH. **Note 1**: If the received SMPTE ST 352 packet indicates 25, 30 or 29.97PsF formats, the device only indicates an error when the video format is actually progressive. The device detects 24 and 23.98PsF video standards and perform error checking at these rates. **Note 2**: The VD\_STD\_ERR bit should be ignored in all 3G modes. **Note 3**: VD\_STD\_ERR\_DS1 is set incorrectly for a 1920x1080/PsF/24 payload ID. To resolve this issue, choose one of the two methods. - Set the VD\_STD\_ERR\_DS1 mask bit high in the ERROR\_MASK\_1 register to avoid having incorrect assertion of the DATA\_ERROR pin. - Monitor the received SMPTE ST 352 packet in the VIDEO\_FORMAT\_352\_A\_1 and VIDEO\_FORMAT\_352\_B\_1 registers and compare that to the video format identified in the VD\_STD\_DS1 bits in the DATA\_FORMAT\_DS1 register. Then, make the determination of whether or not there is a mismatch on their own. # 4.18 Signal Processing In addition to error detection and indication, the GS2971A can also correct errors, inserting corrected code words, checksums and CRC values into the data stream. The following processing can be performed by the GS2971A: - 1. TRS error correction and insertion. - 2. HD line based CRC correction and insertion. - 3. EDH CRC error correction and insertion. - 4. HD line number error correction and insertion. - 5. Illegal code re-mapping. - 6. Ancillary data checksum error correction and insertion. - 7. Audio extraction. - 8. SMPTE ST 372 (Level B to Level A) Conversion. All of the above features are only available in SMPTE mode (SMPTE\_BYPASS = HIGH). To enable these features, the IOPROC\_EN/ $\overline{DIS}$ pin must be set HIGH, and the individual feature must be enabled via bits in the IOPROC\_1 and/or IOPROC\_2 (depending on the data stream) register(s). The IOPROC\_1 and IOPROC\_2 registers contains one bit for each processing feature allowing each one to be enabled/disabled individually. By default (at power up or after device reset), all of the IOPROC\_1 and IOPROC\_2 register bits described in Table 4-15 below are set to zero (0), which enables all of the processing features. To disable an individual processing feature, set the corresponding bit to one (1) in the IOPROC\_1 and/or IOPROC\_2 register(s). Table 4-15: IOPROC\_1 and IOPROC\_2 Register Bits | Processing Feature | IOPROC_1 Register Bit | IOPROC_2 Register Bit | |-----------------------------------------|---------------------------------|---------------------------------| | TRS error correction and insertion | TRS_INS_DS1_MASK | TRS_INS_DS2_MASK | | Y and C line based CRC error correction | CRC_INS_DS1_MASK | CRC_INS_DS2_MASK | | Y and C line number error correction | LNUM_INS_DS1_MASK | LNUM_INS_DS2_MASK | | Ancillary data check sum correction | ANC_CHECKSUM_INSERTION_DS1_MASK | ANC_CHECKSUM_INSERTION_DS2_MASK | | EDH CRC error correction | EDH_CRC_INS_MASK | N/A | | Illegal code re-mapping | ILLEGAL_WORD_REMAP_DS1_MASK | ILLEGAL_WORD_REMAP_DS2_MASK | | H timing signal configuration | H_CONFIG | N/A | | Update EDH Flags | EDH_FLAG_UPDATE_MASK | N/A | | Audio Data Extraction | N/A | AUDIO_SEL_DS2_ <del>DS1</del> | | Ancillary Data Extraction | ANC_DATA_EXT_MASK | ANC_EXT_SEL_DS2_ <del>DS1</del> | Table 4-15: IOPROC 1 and IOPROC 2 Register Bits (Continued) | Processing Feature | IOPROC_1 Register Bit | IOPROC_2 Register Bit | |--------------------------------|-----------------------|-----------------------| | Audio Extraction | AUD_EXT_MASK | N/A | | Regeneration of ST 352 packets | N/A | REGEN_352M_MASK | ## 4.18.1 TRS Correction & Insertion When TRS Error Correction and Insertion is enabled, the GS2971A generates and overwrites TRS code words as required. TRS Word Generation and Insertion is performed using the timing generated by the Timing Signal Generator, providing an element of noise immunity over using just the received TRS information. This feature is enabled when the IOPROC\_EN/DIS pin is HIGH and the TRS\_INS\_DS1\_MASK or TRS\_INS\_DS2\_MASK bits in the IOPROC\_1 or IOPROC\_2 registers are set LOW. The TRS\_INS\_DS1\_MASK bit is in the IOPROC\_1 register and is used to enable/disable TRS correction and insertion for SD, HD, and 3G-A data streams. The TRS\_INS\_DS2\_MASK bit is in the IOPROC\_2 register and is used to enable/disable TRS correction and insertion for 3G-B data streams only. **Note**: Inserted TRS code words are always 10-bit compliant, irrespective of the bit depth of the incoming video stream. # 4.18.2 Line Based CRC Correction & Insertion When CRC Error Correction and Insertion is enabled, the GS2971A generates and inserts line based CRC words into both the Y and C channels of the data stream. Line based CRC word generation and insertion only occurs in HD and 3G modes, and is enabled in when the IOPROC\_EN/DIS pin is HIGH and the CRC\_INS\_DSX\_MASK bit in the IOPROC\_X register is set LOW. # 4.18.3 Line Number Error Correction & Insertion When Line Number Error Correction and Insertion is enabled, the GS2971A calculates and inserts line numbers into the output data stream. Re-calculated line numbers are inserted into both the Y and C channels. Line number generation is in accordance with the relevant HD or 3G video standard as determined by the Automatic Standards Detection block. This feature is enabled when the device is operating in HD or 3G modes, the $IOPROC\_EN/\overline{DIS}$ pin is HIGH and the LNUM\_INS\_DSX\_MASK bit in the $IOPROC\_X$ register is set LOW. # 4.18.4 ANC Data Checksum Error Correction & Insertion When ANC data Checksum Error Correction and Insertion is enabled, the GS2971A generates and inserts ancillary data checksums for all ancillary data words by default. Where user specified ancillary data has been programmed (see Section 4.17.1), only the checksums for the programmed ancillary data are corrected. This feature is enabled when the IOPROC\_EN/\overline{DIS} pin is HIGH and the ANC\_CHECKSUM\_INSERTION\_DSX\_MASK bit in the IOPROC\_X register is set LOW. # 4.18.5 EDH CRC Correction & Insertion When EDH CRC Error Correction and Insertion is enabled, the GS2971A generates and overwrites full field and active picture CRC check-words. Additionally, the device sets the active picture and full field CRC 'V' bits HIGH in the EDH packet. The AP\_CRC\_V and FF\_CRC\_V register bits only report the received EDH validity flags. EDH FF and AP CRC's are only inserted when the device is operating in SD mode, and if the EDH data packet is detected in the received video data. Although the GS2971A modifies and inserts EDH CRC's and EDH packet checksums, EDH error flags are only updated when the EDH\_FLAG\_UPDATE\_MASK bit is LOW. This feature is enabled in SD mode, when the IOPROC\_EN/DIS pin is HIGH and the EDH\_CRC\_INS\_MASK bit in the IOPROC\_1 register is set LOW. # 4.18.6 Illegal Word Re-mapping All words within the active picture (outside the horizontal and vertical blanking periods), between the values of 3FCh and 3FFh are re-mapped to 3FBh. All words within the active picture area between the values of 000h and 003h are remapped to 004h. This feature is enabled when the IOPROC\_EN/DIS pin is HIGH and the ILLEGAL\_WORD\_REMAP\_DSX\_MASK bit in the IOPROC\_X register is set LOW. # 4.18.7 TRS and Ancillary Data Preamble Remapping 8-bit TRS and ancillary data preambles are re-mapped to 10-bit values. 8-bit to 10-bit mapping of TRS headers is only supported if the TRS values are 3FC 000 000. Other values such as 3FD, 3FE, 3FF, 001, 002 and 003 are not supported. This feature is enabled by default, and cannot be disabled via the IOPROC X register. # 4.18.8 Ancillary Data Extraction Ancillary data may be extracted externally from the GS2971A output stream using the Y/1ANC and C/2ANC signals, and external logic. As an alternative, the GS2971A includes a FIFO, which extracts ancillary data using read access via the host interface to ease system implementation. The FIFO stores up to 2048 $\times$ 16 bit words of ancillary data in two separate 1024 word memory banks. The device writes the contents of ANC packets into the FIFO, starting with the first Ancillary Data Flag (ADF), followed by up to 1024 words. All Data Identification (DID), Secondary Data Identification (SDID), Data Count (DC), user data, and checksum words are written into the device memory. The device detects ancillary data packet DID's placed anywhere in the video data stream, including the active picture area. Ancillary data from the Y channel or Data Stream One is placed in the Least Significant Word (LSW) of the FIFO, allocated to the lower 8 bits of each FIFO address. Ancillary data from the C channel or Data Stream Two is placed in the Most Significant Word (MSW) (upper 8 bits) of each FIFO address. **Note**: Please refer to the ANC insertion and Extraction Application Note (Doc ID: GENDOC-053410), for discrete steps and example of Ancillary data extraction using the GS2971A. In SD mode, ancillary data is placed in the LSW of the FIFO. The MSW is set to zero. If the ANC\_TYPE registers are all set to zero, the device extracts all types of ancillary data. If programmable ancillary data extraction is required, then up to five types of ancillary data to be extracted can be programmed in the ANC\_TYPE registers (see Section 4.17.1). Additionally, the lines from which the packets are to be extracted can be programmed into the ANC\_LINEA[10:0] and ANC\_LINEB[10:0] registers, allowing ancillary data from a maximum of two lines per frame to be extracted. If only one line number register is programmed (with the other set to zero), ancillary data packets are extracted from one line per frame only. When both registers are set to zero, the device extracts packets from all lines. To start Ancillary Data Extraction, the ANC\_DATA\_EXT\_MASK bit of the host interface must be set LOW. Ancillary data packet extraction begins in the following frame (see Figure 4-32: Ancillary Data Extraction - Step A). Figure 4-32: Ancillary Data Extraction - Step A Ancillary data is written into Bank A until full. The Y/1ANC and C/2ANC output flags can be used to determine the length of the ancillary data extracted and when to begin reading the extracted data from memory. While the ANC\_DATA\_EXT\_MASK bit is set LOW, the ANC\_DATA\_SWITCH bit can be set HIGH during or after reading the extracted data. New data is then written into Bank B (up to 1024 x 16-bit words), using the corresponding host interface addresses (see Figure 4-33: Ancillary Data Extraction - Step B). Figure 4-33: Ancillary Data Extraction - Step B To read the new data, toggle the ANC\_DATA\_SWITCH bit LOW. The old data in Bank A is cleared to zero and extraction continues in Bank B (see Figure 4-34: Ancillary Data Extraction - Step C). Figure 4-34: Ancillary Data Extraction - Step C If the ANC\_DATA\_SWITCH bit is not toggled, extracted data is written into Bank B until full. To continue extraction in Bank A, the ANC\_DATA\_SWITCH bit must be toggled HIGH (see Figure 4-35: Ancillary Data Extraction - Step D). Figure 4-35: Ancillary Data Extraction - Step D Toggling the ANC\_DATA\_SWITCH bit LOW returns the process to step A (Figure 4-32). **Note**: Toggling the ANC\_DATA\_SWITCH must occur at a time when no extraction is taking place, i.e. when the both the Y/1ANC and C/2ANC signals are LOW. To turn extraction off, the ANC\_DATA\_EXT\_MASK bit must be set HIGH. In HD mode, the device can detect ancillary data packets in the Luma video data only, Chroma video data only, or both. By default (at power-up or after a system reset), the device extracts ancillary data packets from the luma channel only. In 3G mode Level A, the device can detect ancillary data packets in Luma video (Data Stream One) only, Chroma video (Data Stream Two) only, or both. By default (at power-up or after a system reset), the device extracts ancillary data packets from Data Stream One only. In 3G mode Level B mode, the device can detect ancillary data packets in Luma video only, Chroma video only, or both from either Link A or Link B. Selection of Link A or Link B for ANC data extraction is done via the host interface. By default (at power-up or after a system reset), the device extracts ancillary data packets from Link A Luma only. To extract packets from the Chroma/Data Stream Two channel only, the HD\_ANC\_C2 bit of the host interface must be set HIGH. To extract packets from both Luma/Data Stream One and Chroma/Data Stream Two video data, the HD\_ANC\_Y1\_C2 bit must be set HIGH (the setting of the HD\_ANC\_C2 bit is ignored). The default setting of both the HD\_ANC\_C2 and HD\_ANC\_Y1\_C2 is LOW. The setting of these bits is ignored when the device is configured for SD video standards. Ancillary data packet extraction and deletion is disabled when the IOPROC\_EN/DIS pin is set LOW. After extraction, the ancillary data may be deleted from the video stream by setting the ANC\_DATA\_DEL bit of the host interface HIGH. When set HIGH, all existing ancillary data is removed and replaced with blanking values. If any of the ANC\_TYPE registers are programmed with a DID and/or DID and SDID, only the ancillary data packets with the matching IDs are deleted from the video stream. **Note 1:** After the ancillary data determined by the ANC\_TYPE\_X\_APX registers has been deleted, other existing ancillary data may not be contiguous. The device does not concatenate the remaining ancillary data. **Note 2**: Reading extracted ancillary data from the host interface must be performed while there is a valid video signal present at the serial input and the device is locked (LOCKED signal is HIGH). # 4.18.9 Level B to Level A Conversion When IOPROC\_2 register bit LEVEL\_B2A\_CONV\_DISABLE\_MASK is HIGH (default), the GS2971A does not convert 3G LEVEL B streams between Level A and Level B mapping formats. When LEVEL\_B2A\_CONV\_DISABLE\_MASK is LOW, the GS2971A converts a 3G 1080p Level B stream to the Level A mapping format, as per SMPTE ST 425. The device assumes that Link A and Link B are phase-aligned at the transmitter. The output data are line multiplexed such that the data content from Link A and Link B are assembled in a continuous fashion, at twice the input data rate. Extracted timing reference information is used to trigger a line counter which embeds the correct line number according to SMPTE ST 425. The Level B/A conversion acts only on the active picture, ANC data can become corrupt outside of this region. In order to ensure that the embedded ANC data remains valid, we recommend extracting the ANC data with the receiver prior to the Level B/A conversion taking place. **Note 1:** If Level B/A conversion is enabled, previous ST 352 Payload ID packets are not deleted from the data stream. **Note 2**: When Level B/A conversion is enabled, timing reference information (FVH) present on the STAT outputs is not phase-aligned with the output video data, and should not be used for line or frame synchronization activities. Being that CEA 861 timing is derived from (FVH) timing reference information, it too should not be used. During Level B to Level A conversion, it is advised that the user generates the H and V timing signals from the embedded TRS words. **Note 3**: If the GS2971A sees a synchronous switch where the difference in phases between two Level B inputs is greater than ~10.7 $\mu$ s, the user may observe a missing H pulse on the line following the switch line, when Level B/A conversion is enabled. **Note 4**: Discontinuities in the line of video at the input of the Level B to A converter can cause erroneous mapping to the Level A format. Therefore, when enabling B to A conversion or enabling/disabling audio, it is recommended to reset the Level B to A converter with the following sequence: - 1. Assert the B to A converter reset by writing '1' to bit 3 of register 05Eh. - 2. Monitor H-pulse for a high-to-low transition. - 3. De-assert the B to A converter reset by writing '0' to bit 3 of register 05Eh. This must be completed at the beginning of AV and should be completed in 1920 PCLK periods. # 4.19 Audio De-embedder The GS2971A includes an integrated audio de-embedder which is enabled by default in SMPTE mode. It can be disabled by setting the AUDIO\_EN/ $\overline{DIS}$ pin LOW, or by setting the host interface AUD\_EXT\_MASK bit to HIGH, or by keeping IOPROC\_EN/ $\overline{DIS}$ pin LOW. In non-SMPTE modes, the audio de-embedder is not active. Up to eight channels of audio may be extracted from the received serial digital video stream. The output signal formats supported by the device include AES/EBU, I<sup>2</sup>S (default) and industry standard serial digital formats. 16, 20 and 24-bit audio bit depths are supported for 48kHz synchronous audio for SD data rates. For HD and 3G data rates, 16, 20 and 24-bit audio bit depths are supported for 48kHz audio. The audio may be synchronous or asynchronous to the video. #### In 3G mode: - In Level A mode, all Audio Control Packets are extracted from Data Stream One and all Audio Data Packets are extracted from Data Stream Two, in accordance with SMPTE ST 425. This is similar to HD, in which Audio Control Packets are embedded in the Luma channel and audio data packets in the Chroma channel - In Level B mode, extraction of audio packets from Link A (default) or Link B is selectable via the AUDIO\_SEL\_DS2\_DS1 bit in the host interface Additional audio processing features include audio mute on loss of lock, de-embed and delete, group selection, audio output re-mapping, ECC error detection and correction (HD/3G modes only), and audio channel status extraction. # 4.19.1 Serial Audio Data I/O Signals The Serial Audio Data I/O pins are listed in Table 4-16: Serial Audio Pin Descriptions. **Table 4-16: Serial Audio Pin Descriptions** | Pin Name | Description | |--------------|---------------------------------------| | AUDIO_EN/DIS | Enable Input for Audio Processing | | AOUT_1/2 | Serial Audio output; Channels 1 and 2 | | AOUT_3/4 | Serial Audio output; Channels 3 and 4 | | AOUT_5/6 | Serial Audio Output; Channels 5 and 6 | | AOUT_7/8 | Serial Audio Output; Channels 7 and 8 | **Table 4-16: Serial Audio Pin Descriptions (Continued)** | Pin Name | Description | |----------|-------------------------------------------------------| | ACLK | 64fs clock | | WCLK | Word clock | | AMCLK | Audio Master Clock, selectable 128fs, 256fs, or 512fs | The timing of the serial audio output signals and the ACLK output signal is as shown in Figure 4-36: ACLK to Data Signal Output Timing. ## **I/O Timing Specs:** # **Audio Outputs:** | | Audio Outputs | | | | | | | | | | | | |------|---------------|-------------|-------------------|---------|-------------|-------------------|---------|-------------|-------------------|---------|-------------|-------------------| | | 3.3V | | | | | 1.8V | | | | | | | | | toh | tr/tf (min) | C <sub>LOAD</sub> | tod | tr/tf (max) | C <sub>LOAD</sub> | toh | tr/tf (min) | C <sub>LOAD</sub> | tod | tr/tf (max) | C <sub>LOAD</sub> | | AOUT | 1.500ns | 0.600ns | 6 pF | 7.000ns | 2.200ns | 15 pF | 1.500ns | 0.600ns | 6 pF | 7.000ns | 2.300ns | 15 pF | www.semtech.com Figure 4-36: ACLK to Data Signal Output Timing When AUDIO\_EN/ $\overline{\text{DIS}}$ is set HIGH, audio extraction is enabled and the audio output signals are extracted from the video data stream. When set LOW, the serial audio outputs, ACLK and WCLK outputs are set LOW. In addition, all functional logic associated with audio extraction is disabled to reduce power consumption. # 4.19.2 Serial Audio Data Format Support The GS2971A supports the following serial audio data formats: - I<sup>2</sup>S (default) - AES/EBU - Serial Audio Left Justified, MSB First - Serial Audio Left Justified, LSB First - Serial Audio Right Justified, MSB First - Serial Audio Right Justified, LSB First (this mode is not supported in SD) By default (at power up or after system reset) I<sup>2</sup>S is selected. The other data formats are selectable via the host interface using the AMA/AMB[1:0] bits. **Table 4-17: Audio Output Formats** | AMA/AMB[1:0] | Audio Output Format | |--------------|-------------------------------------------------| | 00 | AES/EBU audio output | | 01 | Serial audio output: Left Justified; MSB first | | 10 | Serial audio output: Right Justified; MSB first | | 11 | I <sup>2</sup> S (Default) | The serial audio output formats may use LSB first according to the settings of the control bits LSB\_FIRSTA, LSB\_FIRSTB, LSB\_FIRSTC, and LSB\_FIRSTD. When in I<sup>2</sup>S mode, these control bits must all be set LOW (default). When $I^2S$ format is desired, both groups must be set to $I^2S$ (i.e. AMA = AMB = 11). This is because they share the same WCLK. Figure 4-37: I<sup>2</sup>S Audio Output Format Figure 4-38: AES/EBU Audio Output Format Figure 4-39: Serial Audio, Left Justified, MSB First Figure 4-40: Serial Audio, Left Justified, LSB First Figure 4-41: Serial Audio, Right Justified, MSB First Figure 4-42: Serial Audio, Right Justified, LSB First ### 4.19.2.1 AES/EBU Mode In AES/EBU output mode, the audio de-embedder uses a 128fs (6.144MHz audio bit clock) clock as shown in Figure 4-43. Figure 4-43: AES/EBU Audio Output to Bit Clock Timing # 4.19.2.2 Audio Data Packet Extraction Block The audio de-embedder looks for audio data packets on every line of the incoming video. The audio data must be embedded according to SMPTE ST 272 (SD) or SMPTE ST 299 (HD or 3G). In 3G Level A signals, the audio data packets must be embedded only in Data Stream Two. In 3G Level B signals, the audio data packets must be embedded in the Chroma streams of either Link A or Link B. The Audio Group Detect registers are set HIGH when audio data packets with a corresponding group DID are detected in the input video stream. The host interface reports the individual audio groups detected. **Table 4-18: Audio Data Packet Detect Register** | Name | Description | Default | |-----------|-------------------------------------------------------|---------| | ADPG4_DET | Audio Group Four Data Packet Detection (1: Detected) | 0 | | ADPG3_DET | Audio Group Three Data Packet Detection (1: Detected) | 0 | | ADPG2_DET | Audio Group Two Data Packet Detection (1: Detected) | 0 | | ADPG1_DET | Audio Group One Data Packet Detection (1: Detected) | 0 | When an audio data packet with a DID set in IDA[1:0] and IDB[1:0] is detected, the audio sample information is extracted and written into the audio FIFO. The embedded audio group selected by IDA[1:0] is described henceforth in this document as Group A or Primary Group. The embedded audio group selected by IDB[1:0] is described henceforth in this document as Group B or Secondary Group. Due to the large size of the horizontal ancillary data space in 720p/24, 720p/25 and 720p/30 video standards, the maximum number of ancillary data words the audio de-embedder can process is limited to 1024 when configured for these standards. ## 4.19.2.3 Audio Control Packets The audio de-embedder automatically detects the presence of audio control packets in the video stream. When audio control packets for audio Group A are detected, the CTRA\_DET bit of the host interface is set HIGH. When audio control packets for audio Group B are detected, the CTRB\_DET bit of the host interface is set HIGH. The audio control packet data is accessible via the host interface. The audio control packets must be embedded according to SMPTE ST 272 (SD) or SMPTE ST 299 (HD and 3G). In 3G Level A signals, the audio control packets must be embedded only in Data Stream One. In 3G Level B signals the audio control packets must be embedded in the Luma streams of each link that carries audio. **Note 1:** In SD, the control packet host interface registers are updated with new control packet values, after the CTRA\_DET/CTRB\_DET flags are cleared. In HD, the update happens automatically. **Note 2**: If there is an HD audio packet checksum error, no audio is extracted. The audio packet is not recognized and the audio stays in the video stream. If nothing but the CLK phase parity bit is wrong, the audio will extract fine. # 4.19.2.4 Setting Packet DID Table 4-19 below, shows the 2-bit host interface setting for the audio group DID's. For 24-bit audio support in SD mode, extended audio packets for Group A must have the same group DID set in IDA[1:0] of the host interface. Extended audio packets for Group B must have the same group DID set in IDB[1:0] of the host interface. The audio de-embedder automatically detects the presence of extended audio packets. When detected, the audio output format is set to 24-bit audio sample word length. The audio de-embedder defaults to audio Groups One and Two, where Group A is extracted from packets with audio Group One DID, and Group B from packets with audio Group Two DID. **Table 4-19: Audio Group DID Host Interface Settings** | Audio<br>Group | SD Data<br>DID | SD Extended<br>DID | HD Data<br>DID | SD Control<br>DID | HD Control<br>DID | Host Interface Register Setting<br>(2-bit) | |----------------|----------------|--------------------|----------------|-------------------|-------------------|--------------------------------------------| | 1 | 2FFh | 1FEh | 2E7h | 1EFh | 1E3h | 00b | | 2 | 1FDh | 2FCh | 1E6h | 2EEh | 2E2h | 01b | | 3 | 1FBh | 2FAh | 1E5h | 2EDh | 2E1h | 10b | | 4 | 2F9h | 1F8h | 2E4h | 1ECh | 1E0h | 11b | Table 4-20: Audio Data and Control Packet DID Setting Register | Name | Description | Default | |----------|---------------------------------------------------|---------| | IDA[1-0] | Group A Audio data and control packet DID setting | 00b | | IDB[1-0] | Group B Audio data and control packet DID setting | 01b | **Note:** To keep sample delays between audio channels the same after changing the value of IDA or IDB in the SD audio core, the audio FIFOs must be cleared. This is accomplished by asserting CLEAR\_AUDIO and de-asserting at least one frame later. When the FIFOs are in the clear state, audio will be muted, but audio clocks will continue to run. ## 4.19.2.5 Audio Packet Delete Block To delete all ancillary data with a group DID shown in Table 4-19, the ALL\_DEL bit in the host interface must be set HIGH. # 4.19.2.6 ECC Error Detection & Correction Block (HD Mode Only) The audio de-embedder performs BCH(31,25) forward error detection and correction, as described in SMPTE ST 299. The error correction for all embedded audio data packets is activated when the host interface ECC\_OFF bit is set LOW (default LOW). The audio de-embedder corrects any errors in both the audio output and the embedded packet. When a one-bit error is detected in a bit array of the ECC protected region of the audio data packet with audio group DID set in IDA[1:0], the ECCA\_ERROR flag is set HIGH. When a one-bit error is detected in the ECC protected region of the audio data packet with audio group DID set in IDB[1:0], the ECCB\_ERROR flag is set HIGH. Figure 4-44 shows examples of error correction and detection. Up to 8 bits in error can be corrected, providing each bit error is in a different bit array (shown below). When there are two or more bits in error in the same 24-bit array, the errors are detected, but not corrected. Figure 4-44: ECC 24-bit Array and Examples # 4.19.3 Audio Processing #### 4.19.3.1 Audio Clock Generation For SD and HD/3G audio, a single set of audio frequencies is generated for all audio channels, using a Direct Digital Period Synthesizer (DDPS) to minimize jitter. - For Mapping structure one signals (1080p 50, 59.94 or 60), the pixel clock is 148.5(/M) MHz, and the phase data are based on this rate. An Audio Master Clock (AMCLK) is also generated. The frequency is selectable via the host interface as: - fs x 128 - fs x 256 - fs x 512 In SD mode, audio clocks are derived from the PCLK. In HD/3G modes, the input control for the DDPS is derived from the two embedded audio clock phase words in the audio data packet corresponding to Group A. The audio clock phase information used is taken from the first embedded audio packet in the HANC space. With no embedded audio present, the device will not generate ACLK or WCLK. The IGNORE\_PHASE bit should be asserted in this case to ensure the proper AMCLK frequency is generated. The audio de-embedder also includes a Flywheel block to overcome any inconsistencies in the embedded audio clock phase information. If the audio phase data is not present in the audio data packets, or is incorrect, the NO\_PHASEA\_DATA bit in the host interface is set and the clock will free-run based on the detected video format, the PCLK and the M value. IGNORE\_PHASE should be set HIGH when NO\_PHASEA\_DATA is set. This does not occur automatically. When the IGNORE\_PHASE bit in the host interface is set HIGH, it is recommended that the M value be programmed via the host interface. This can be done by setting the FORCE\_M bit HIGH, and programming the desired value into FORCE\_MEQ1001. The correct value can be obtained by reading the M bit from the Video Core Registers. If the DDPS is locked to phase data and audio data packets are lost or corrupted, the Clock Generator will flywheel for up to four audio data packets. If no valid audio data packet with valid phase data is provided within this time, the Clock Generator will free-run based on the video format, the PCLK and the M value. If the IGNORE\_PHASE bit in the host interface is HIGH, the clock will free-run based on the video format, the PCLK and the M value, independent of the NO PHASEA DATA bit. In the 720p/24 video format, the total line length is 4125 pixels, which requires a resolution of 13 bits for the audio clock phase words in the embedded audio data packets. SMPTE ST 299 only specifies a maximum of 12 bits resolution. Proposed changes to SMPTE ST 299 suggest using bit 5 of UDW1 (currently reserved and set to zero) in the audio data packet as the MSB (ck13) for the audio clock phase data, providing 13 bits resolution. Some audio encoders may hold the clock phase value at a maximum value when reached, until reset at the end of the line. This produces a small amount of audio phase jitter for the period of one sample. To overcome this issue, the audio de-embedder checks for all cases. On detection of the maximum value, a comparison is made between previous clock phases and the correct position interpolated. If the clock phase data value starts to decrease, the de-embedder checks to see if bit 5 (ck13) of UDW1 in the audio data packet is set. If ck13 is set, the correct value is used. If ck13 is not set, the correct position is interpolated. ### 4.19.3.2 Detect Five-Frame Sequence Block Five-frame sequence detection is required for 525-line based video formats only. The audio de-embedder checks the Audio Frame Number sequence in the audio control packets, when present. If the audio frame sequence is running (repeated 1 to 5 count), the audio de-embedder uses this information to determine the five-frame sequence. If the audio control packet is not present, or the Audio Frame Number words are set to 200h, the audio de-embedder detects the five-frame sequence by counting the number of samples per frame. Figure 4-45 shows the number of samples per frame over a five-frame sequence. Figure 4-45: Sample Distribution over 5 Video Frames (525-line Systems) When the audio inputs are asynchronously switched or disrupted, the audio de-embedder continues to write audio samples into the audio buffer, based on the current five-frame sequence. The de-embedder then re-locks to the new five-frame sequence, at which point a sample may be lost. **Note**: In SD, all four channel pairs must follow the same five-frame sequence. #### 4.19.3.3 Audio FIFO Block The function of the FIFO block is to change the audio data word rate from the ANC rate multiplexed with the video signal to the 48kHz audio output rate. The audio FIFO block contains the audio sample buffers; one per audio channel. Each buffer is 36 audio samples deep. At power up or reset, the read pointer is held at the zero position until 26 samples have been written into the FIFO (allows for 6 lines per frame with no audio samples; a maximum of 4 samples per line in SD Mode). See Figure 4-46. Figure 4-46: Audio Buffer After Initial 26 Sample Write The position of the write pointer with respect to the read pointer is monitored continuously. If the write pointer is less than 6 samples ahead of the read pointer (point A in Figure 4-47), a sample is repeated from the read-side of the FIFO. If the write pointer is less than 6 samples behind the read pointer (point B in Figure 4-47), a sample is dropped. This avoids buffer underflow/overflow conditions. Figure 4-47: Audio Buffer Pointer Boundary Checking The repeat or drop sample operation is performed a maximum of 28 consecutive times, after which the audio outputs are muted (all sample data set to zero). In SD Mode, 26 samples are required to be written into the FIFO prior to starting the read operation again. The audio buffer pointer offset may be reduced from 26 samples to 12 or 6 samples using the OS\_SEL[1:0] bits in the host interface. The default setting is 26 samples (see Table 4-21). When the OS\_SEL[1:0] bits are set for 6-sample pointer offset, no boundary-checking is performed. In HD mode the audio FIFO is a maximum of 10 samples deep. According to SMPTE ST 299, audio samples are multiplexed immediately in the next HANC region after the audio sample occurs. **Table 4-21: Audio Buffer Pointer Offset Settings** | OS_SEL[1:0] | Buffer Pointer Offset | |-------------|-----------------------| | 00 | 26 samples (default) | | 01 | 12 samples | | 10 | 6 samples | #### **Sample Delay** When extracting SD audio, certain conditions can cause the sample delay through the audio FIFOs to be 1-4 samples different between channels. If delays through the audio FIFOs must be the same, it is recommended that the FIFO size gets set to 22 or 16 with OS\_SEL[1:0]. Additionally, the audio FIFO must be cleared when either of the following occurs: - $1. \quad Loss \ of \ lock. \ The \ FIFO \ should \ be \ cleared \ when \ the \ part \ has \ relocked.$ - 2. When one of the groups of audio disappears and re-appears. Poll the audio data packet detected registers ADPG1\_DET, ADPG2\_DET, ADPG3\_DET, and ADPG4\_DET once every frame. If one of the groups currently de-embedded disappears and re-appears, clear the audio FIFO after the group re-appears. Clear the audio FIFO by asserting CLEAR\_AUDIO and de-asserting at least one frame later. When the FIFOs are in the clear state, audio will be muted but audio clocks will continue to run. When switching between 525 and 625 formats, it is recommended that the device be reset to keep the delays through the audio FIFO the same between channels. ### 4.19.3.4 Audio Crosspoint Block The Audio Crosspoint is used for audio output channel re-mapping. This feature allows any of the selected audio channels in Group A or Group B to be output on any of the eight output channels. The default setting is for one to one mapping, where AOUT\_1/2 is extracted from Group A CH1 and CH2, AOUT\_3/4 is extracted from Group A CH3 and CH4, and so on. **Note**: If audio samples from embedded audio packets with the group set in IDA[1:0] are to be paired with samples from the group set in IDB[1:0], all of the channels must have been derived from the same Word Clock and must be synchronous. The output channel is set in the OPn\_SRC[2:0] host interface registers. Table 4-22 lists the 3-bit address for audio channel mapping. **Table 4-22: Audio Channel Mapping Codes** | Audio Output Channel | 3-bit Host Interface<br>Source Address | |----------------------|----------------------------------------| | 1 | 000 | | 2 | 001 | | 3 | 010 | | 4 | 011 | | 5 | 100 | | 6 | 101 | | 7 | 110 | | 8 | 111 | #### 4.19.3.5 Serial Audio Output Word Length The audio output, in serial modes, has a selectable 24, 20 or 16-bit sample word length. The ASWL[1:0] host interface register is used to configure the audio output sample word length. Figure 4-23 shows the host interface 2-bit code for setting the audio sample word length. When the presence of extended audio packets is detected in SD modes, the audio de-embedder defaults to 24-bit audio sample word length. 89 of 150 **Table 4-23: Audio Sample Word Lengths** | ASWL[1:0] | Audio Sample Word Length<br>(SD) | Audio Sample Word Length<br>(HD) | |-----------|----------------------------------|----------------------------------| | 00 | 24-bit | 24-bit | | 01 | 20-bit | 20-bit | | 10 | 16-bit | 16-bit | | 11 | Auto 24/20-bit (Default) | Reserved (Default)* | <sup>\*</sup>Note: By default, for HD at power-up, the word length is invalid. The desired word length should be programmed through the host interface. #### 4.19.3.6 Audio Channel Status The GS2971A detects the AES/EBU Audio Channel Status (ACS) block information for each of the selected channel pairs. ACS data detection is indicated by corresponding ACS\_DET flag bits in the host interface. The flag is cleared by writing to the same location. #### **Audio Channel Status Read** AES/EBU ACS data is available separately for each of the channels in a stereo pair. The GS2971A defaults to reading the first channel of each pair. There are 184 bits in each ACS packet, which are written to twelve 16-bit right-justified registers in the host interface. The ACS\_USE\_SECOND bit (default LOW) selects the second channel in each audio pair when set HIGH. Once all of the ACS data for a channel has been acquired, the corresponding ACS\_DET bit is set, and acquisition stops. The ACS data is overwritten with new data when the ACS\_DET bit is cleared in the system. ### **Audio Channel Status Regeneration** When the ACS\_REGEN bit in the host interface is set HIGH, the audio de-embedder embeds the 24 bytes of the Audio Channel Status information programmed in the ACSR[183:0] registers into the 'C' bit of the AES/EBU outputs. The same Audio Channel Status information is used for all output channels. In order to apply ACSR data; - Set the ACS\_REGEN bit to logic HIGH - Write the desired ACSR data to the ACSR registers - Set the ACS\_APPLY bit to HIGH At the next status boundary, the device outputs the contents of the ACSR registers as ACS data. This event may occur at a different time for each of the output channels. While waiting for the status boundary, the device sets the appropriate ACS\_APPLY\_WAIT[A:D] flag. Table 4-24 shows the host interface default settings for the Audio Channel Status block. The audio de-embedder automatically generates the CRC word. **Table 4-24: Audio Channel Status Information Registers** | Name | Description | Default | |-------------------------------|------------------------------------------------------------------------------------|-------------------| | ACSR[7-0] | Audio channel status block byte 0 set. Used when ACS_REGEN is set HIGH | 85h | | ACSR[15-8] | Audio channel status block byte 1 set. Used when ACS_REGEN is set HIGH | 08h | | ACSR[23-16] | Audio channel status block byte 2 set. Used when ACS_REGEN is set HIGH | 28h (SD) 2Ch (HD) | | ACSR[31-24]:<br>ACSR[183-176] | Audio channel status block data for bytes 3 to 22. Used when ACS_REGEN is set HIGH | 00h | | ACS_REGEN | Audio channel status regenerate | 0 | | ACS_APPLY | Apply new ACSR data | 0 | | ACS_APPLY_W<br>AIT[A:D] | Waiting to apply new ACSR data | 0 | | ACS[7-0]:<br>ACS[183-176] | Audio channel status block data for bytes 0 to 22 | 00h: 00h | **Table 4-25: Audio Channel Status Block for Regenerate Mode Default Settings** | Name | Byte | Bit | Default | Mode | | | |----------------------------|------|-----|---------|--------------------------------------------------------------------------------------|--|--| | PRO | 0 | 0 | 1b | Professional use of channel status block | | | | Emphasis | 0 | 2-4 | 100b | 100b None. Rec. manual override disabled | | | | Sample Frequency | 0 | 6-7 | 01b | 48kHz. Manual override or auto disabled | | | | Channel Mode | 1 | 0-3 | 0001b | Two channels. Manual override disabled | | | | AUX | | | 000b | SD Modes: Maximum audio word length is 20 bits | | | | AUX | 2 | 0-2 | 001b | HD Mode: Maximum audio word length is 24 bits | | | | Source Word Length | 2 | 3-5 | 101b | Maximum word length (based on AUX setting<br>24-bit for HD Mode; 20-bit for SD Modes | | | | All other bits set to zero | | | | | | | #### 4.19.3.7 Audio Mute When the MUTE bits in the host interface are set HIGH, the audio outputs are muted (all audio sample bits are set to zero). To set all the audio output channels to mute, set the host interface MUTE\_ALL bit HIGH. **Table 4-26: Audio Mute Control Bits** | Name | Description | | |----------|--------------------------------------|---| | MUTE_ALL | Ch1-8 audio mute enable (1: Enabled) | 0 | | MUTE8 | Ch8 audio mute enable (1: Enabled) | 0 | | MUTE7 | Ch7 audio mute enable (1: Enabled) | 0 | | MUTE6 | Ch6 audio mute enable (1: Enabled) | 0 | | MUTE5 | Ch5 audio mute enable (1: Enabled) | 0 | | MUTE4 | Ch4 audio mute enable (1: Enabled) | 0 | | MUTE3 | Ch3 audio mute enable (1: Enabled) | 0 | | MUTE2 | Ch2 audio mute enable (1: Enabled) | 0 | | MUTE1 | Ch1 audio mute enable (1: Enabled) | 0 | #### **Mute On Loss Of Lock** When the GS2971A loses lock (LOCKED signal is LOW), the audio de-embedder sets all audio outputs LOW (no audio formatting is performed). The ACLK, WCLK and AMCLK outputs are also forced LOW. ## 4.19.4 Error Reporting #### 4.19.4.1 Data Block Number Error When the 1-255 count sequence in the Data Block Number (DBN) word of Group A audio data packets is discontinuous, the DBNA\_ERR bit in the host interface (DBN\_ERR register for SD, ACS\_DET register for HD/3G) is set HIGH. When the 1-255 count sequence in the DBN word of Group B audio data packets is discontinuous, the DBNB\_ERR bit in the host interface (DBN\_ERR register for SD, ACS\_DET register for HD/3G) register is set HIGH. #### 4.19.4.2 ECC Error The GS2971A monitors the ECC error status of the two selected audio groups, as described in Section 4.19.2.6 on page 84. The ECC[N]\_ERROR flags also have associated SD\_AUDIO\_ERROR\_MASK and HD\_AUDIO\_ERROR\_MASK register flags for configuration of error reporting in the Receiver. The ECC[N]\_ERROR flags remain set until read via the host interface. ## 4.20 GSPI - HOST Interface The GSPI, or Gennum Serial Peripheral Interface, is a four-wire interface provided to allow the system to access additional status and control information through configuration registers in the GS2971A. The GSPI is comprised of a Serial Data Input signal (SDIN), Serial Data Output signal (SDOUT), an active low Chip Select ( $\overline{\text{CS}}$ ), and a Burst Clock (SCLK). Because these pins are shared with the JTAG interface port, an additional control signal pin JTAG/HOST is provided. When JTAG/HOST is LOW, the GSPI interface is enabled. When JTAG/HOST is HIGH, the JTAG interface is enabled. When operating in GSPI mode, the SCLK, SDIN, and $\overline{\text{CS}}$ signals must be provided by the system. The SDOUT pin is a non-clocked loop-through of SDIN and may be connected to the SDIN of another device, allowing multiple devices to be connected to the GSPI chain. See Section 4.20.2 for details. The interface is illustrated in the Figure 4-48 below. **Note**: When using more than one Semtech serializer or deserializer (SerDes) in the same design, the SDOUT pins of multiple SerDes ICs must not be bussed together as was done with older generations of Semtech SerDes ICs Figure 4-48: GSPI Application Interface Connection All read or write access to the GS2971A is initiated and terminated by the system host processor. Each access always begins with a Command/Address Word, followed by a data write to, or data read from, the GS2971A. ## 4.20.1 Command Word Description The Command Word consists of a 16-bit word transmitted MSB first and contains a read/write bit, an Auto-Increment bit and a 12-bit address. Figure 4-49: Command Word Format Command Words are clocked into the GS2971A on the rising edge of the Serial Clock SCLK, which operates in a burst fashion. The chip select ( $\overline{\text{CS}}$ ) signal must be set low a minimum of 1.5ns (t0 in Figure 4-51) before the first clock edge to ensure proper operation. When the Auto-Increment bit is set LOW, each Command Word must be followed by only one Data Word to ensure proper operation. If the Auto-Increment bit is set HIGH, the following Data Word is written into the address specified in the Command Word, and subsequent Data Words are written into incremental addresses from the first Data Word. This facilitates multiple address writes without sending a Command Word for each Data Word. **Note**: The RSV bits in the GSPI command word can be set to zero as placeholder, though these bits are not used. ## 4.20.2 Data Read or Write Access During a read sequence (Command Word R/W bit set HIGH) serial data is transmitted or received MSB first, synchronous with the rising edge of the serial clock SCLK. The Chip Select ( $\overline{\text{CS}}$ ) signal must be set low a minimum of 1.5ns (t0 in Figure 4-51) before the first clock edge to ensure proper operation. The first bit (MSB) of the Serial Output (SDOUT) is available (t5 in Figure 4-52) following the last falling SCLK edge of the read Command Word, the remaining bits are clocked out on the negative edges of SCLK. **Note**: When several devices are connected to the GSPI chain, only one $\overline{CS}$ may be asserted during a read sequence. During a write sequence (Command Word R/W bit set LOW), a wait state of 37.1ns (t4 in Figure 4-51) is required between the Command Word and the following Data Word. This wait state must also be maintained between successive Command Word/Data Word write sequences. When Auto Increment mode is selected (AutoInc = 1), the wait state must be maintained between successive Data Words after the initial Command Word/Data Word sequence. During the write sequence, all Command and following Data Words input at the SDIN pin are output at the SDOUT pin unchanged. When several devices are connected to the GSPI chain, data can be written simultaneously to all the devices which have $\overline{\text{CS}}$ set LOW. Figure 4-50: Data Word Format ## 4.20.3 GSPI Timing Write and Read Mode timing for the GSPI interface; Figure 4-51: Write Mode Figure 4-52: Read Mode SDIN\_TDI to SDOUT\_TDO combinational path for daisy chain connection of multiple GS2971A devices. Figure 4-53: GSPI Time Delay Table 4-27: GSPI Time Delay | Parameter | Symbol | Conditions | Min | Тур | Max | Units | |------------|--------------------|-------------------------------|-----|-----|------|-------| | Delay time | t <sub>DELAY</sub> | 50% levels;<br>1.8V operation | _ | _ | 13.1 | ns | | Delay time | t <sub>DELAY</sub> | 50% levels;<br>3.3V operation | _ | - | 9.7 | ns | 95 of 150 Table 4-28: GSPI Timing Parameters (50% levels; 3.3V or 1.8V operation) | Parameter | Symbol | Mi | n | Тур | Max | Units | |----------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------|--------|-----|-----|-------| | CS low before SCLK rising edge | t <sub>0</sub> | 1.5 | 5 | _ | - | ns | | SCLK period | t <sub>1</sub> | 16.6 | 57 | _ | - | ns | | SCLK duty cycle | t <sub>2</sub> | 40 | | 50 | 60 | % | | Input data setup time | t <sub>3</sub> | 1.5 | 5 | _ | - | ns | | | | PCLK (MHz) | ns | | | | | Time between end of Command Word (or data in | | unlocked | 100 | | | | | Auto-Increment mode) and the first SCLK of the | t <sub>4</sub> | 27.0 | 37.1 | _ | _ | ns | | following Data Word – write cycle | | 74.25 | 13.5 | | | | | | | 148.5 | 6.7 | | | | | | | PCLK (MHz) | ns | | | | | Time between end of Command Word (or data in | | unlocked | | | - | | | Auto-Increment mode) and the first SCLK of the | t <sub>5</sub> | 27.0 | 148.4* | _ | | ns | | following Data Word – read cycle. | | 74.25 | 53.9* | | | | | | | 148.5 | 27* | | | | | Time between end of Command Word (or data in<br>Auto-Increment mode) and the first SCLK of the<br>following Data Word – read cycle - ANC FIFO Read | t <sub>5</sub> | 222 | .6 | - | - | ns | | Output hold time (15pF load) | t <sub>6</sub> | 1.5 | 5 | _ | _ | ns | | | | PCLK (MHz) | ns | | | | | | | unlocked | 445 | | | | | CS high after last SCLK rising edge | t <sub>7</sub> | 27.0 | 37.1 | _ | _ | ns | | | | 74.25 | 13.5 | | | | | | | 148.5 | 6.7 | | | | | Input data hold time | t <sub>8</sub> | 1.5 | 5 | _ | _ | ns | | * when the device is locked to these data rates | | | | | | | This timing must be satisfied across all ambient temperature and power supply operating conditions, as described in the Electrical Characteristics on page 16. # **4.21 Host Interface Register Maps** **Note**: The GS2971A only accepts write/read commands to/from the Audio Register Maps when the audio core is locked to the incoming video data rate. The Video Register Map is always active, whether valid serial input data is present or not. ## **4.21.1 Video Core Registers** **Table 4-29: Video Core Configuration and Status Registers** | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|---------------|---------------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | | | RSVD | 15 | Reserved. | R | 0 | | | | TRS_WORD_REMAP_DS1 _DISABLE | 14 | Disables 8-bit TRS word remapping<br>for 3G Level B Data Stream 1, 3G<br>Level A, HD and SD inputs. | R/W | 0 | | | | RSVD | 13 | Reserved. | R/W | 0 | | | | EDH_FLAG_UPDATE<br>_MASK | 12 | Disables updating of EDH error flags. | R/W | 0 | | | | EDH_CRC_INS_MASK | 11 | Disables EDH_CRC error correction and insertion. | R/W | 0 | | | | | | Selects the H blanking indication: | | | | | IOPROC_1 | | | 0: Active line blanking - the H<br>output is HIGH for all the<br>horizontal blanking period,<br>including the EAV and SAV TRS<br>words. | | | | 000h | | H_CONFIG | 10 | 1: TRS based blanking - the H<br>output is set HIGH for the entire<br>horizontal blanking period as<br>indicated by the H bit in the<br>received TRS signals. | R/W | 0 | | | | | | This signal is only valid when TIM_861 is set to '0' (via pin or host interface). | | | | | | ANC_DATA_EXT_MASK | 9 | Disables ancillary data extraction FIFO. | R/W | 0 | | | | AUD_EXT_MASK | 8 | Disables audio extraction block. | R/W | 0 | | | | TIM_861_PIN_DISABLE | 7 | Disable TIM_861 pin control when set to '1', and use TIMING_861 bit instead. | R/W | 0 | | | | TIMING_861 | 6 | Selects the output timing reference format: 0 = Digital FVH timing output; 1 = CEA-861 timing output. | R/W | 0 | | | | RSVD | 5 | Reserved. | R/W | 0 | | | | ILLEGAL_WORD_REMAP<br>_DS1_MASK | 4 | Disables illegal word remapping<br>for 3G Level B Data Stream 1, 3G<br>Level A, HD and SD inputs. | R/W | 0 | Table 4-29: Video Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|---------------|-------------------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | | | ANC_CHECKSUM<br>_INSERTION_DS1_MASK | 3 | Disables insertion of ancillary data checksums for 3G Level B Data Stream 1, 3G Level A, HD and SD inputs. | R/W | 0 | | 000h | IOPROC_1 | CRC_INS_DS1_MASK | 2 | Disables insertion of HD/3G CRC<br>words for 3G Level B Data Stream<br>1, 3G Level A, and HD inputs. | R/W | 0 | | | | LNUM_INS_DS1_MASK | 1 | Disables insertion of line numbers<br>for 3G Level B Data Stream 1, 3G<br>Level A, and HD inputs. | R/W | 0 | | | | TRS_INS_DS1_MASK | 0 | Disables insertion of TRS words for 3G Level B Data Stream 1, 3G Level A, HD and SD inputs. | R/W | 0 | | | IOPROC 2 | RSVD | 15 | Reserved. | R/W | N/A | | | | NONINV | 14 | With DISB_AUTDET set HIGH, if this bit is asserted (HIGH), forces non-inverted MPEG-2 decoding. If de-asserted (LOW), forces inverted MPEG-2 decoding. Applicable in DVB-ASI mode only. | R/W | 0 | | 001h | | DISB_AUTDET | 13 | Disables auto detection of inverted DVB ASI MPEG-2 data when HIGH. When LOW, NONINV is ignored and the DVB decoder auto detects for inverted MPEG-2 data. Applicable in DVB-ASI mode only. | R/W | 0 | | | _ | TRS_WORD_REMAP_DS2<br>_DISABLE | 12 | Disables 8-bit TRS word remapping in Data Stream 2 (3G Level B only). | R/W | 0 | | | | RSVD | 11 | Reserved. | R/W | 0 | | | | REGEN_352M_MASK | 10 | Disables regeneration of the SMPTE ST 352 packet for 3G Level B data. Note: this bit needs to be enabled via the host interface to disable SMPTE ST 352 packet generation. It is strongly recommended to set this bit LOW only when Level B to Level A conversion is enabled. | R/W | 0 | Table 4-29: Video Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|---------------|-------------------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | | DS_SWAP_3G | | | Swaps Data Stream 1 (DS1) and<br>Data Stream 2 (DS2) at the output<br>in 3G mode. | | | | | | DS_SWAP_3G | 9 | In 20-bit output mode, DS1 shall be present on DOUT pins [19:10] and DS2 shall be present on DOUT pins [9:0] by default. When DS_SWAP_3G is set to '1', DS2 shall be present on DOUT pins [19:10] and DS1 shall be present on DOUT pins [9:0] | R/W | 0 | | | | | | In 10-bit (DDR) output mode, DS2 shall precede DS1 by default. When DS_SWAP_3G is set to '1', DS1 shall precede DS2. | | | | | IOPROC_2 | LEVEL_B2A_CONV<br>_DISABLE_MASK | 8 | Disable conversion of a 3G Level B input to a 3G Level A format. Only effective if in 3G Level B mode. Default is active HIGH (disabled), so Level B inputs are formatted as Level B outputs. | R/W | 1 | | 001h | | ANC_EXT_SEL_DS2_ <del>DS1</del> | 7 | Selects data stream to extract ANC data from (valid for 3G Level B data). | R/W | 0 | | | | AUDIO_SEL_DS2_ <del>DS1</del> | 6 | Selects data stream to be sent to audio core (valid for 3G Level B data). | R/W | 0 | | | | RSVD | 5 | Reserved. | R/W | 0 | | | | ILLEGAL_WORD_REMAP<br>_DS2_MASK | 4 | Disables illegal word remapping in<br>Data Stream 2 (3G Level B only). | R/W | 0 | | | | ANC_CHECKSUM<br>_INSERTION_DS2_MASK | 3 | Disables insertion of ancillary data checksums in Data Stream 2 (3G Level B only). | R/W | 0 | | | | CRC_INS_DS2_MASK | 2 | Disables insertion of CRC words in<br>Data Stream 2 (3G Level B only). | R/W | 0 | | | | LNUM_INS_DS2_MASK | 1 | Disables insertion of line numbers in Data Stream 2 (3G Level B only). | R/W | 0 | | | | TRS_INS_DS2_MASK | 0 | Disable insertion of TRS words in<br>Data Stream 2 (3G Level B only). | R/W | 0 | Table 4-29: Video Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|---------------|-----------------|-------|----------------------------------------------------------------------------------------------------------------------|------|---------| | | | RSVD | 15-11 | Reserved. | ROCW | 0 | | | | VD_STD_ERR_DS1* | 10 | Video Standard Error indication for HD and SD inputs. | ROCW | 0 | | | | FF_CRC_ERR | 9 | EDH Full Frame CRC error indication. | ROCW | 0 | | | | AP_CRC_ERR | 8 | EDH Active Picture CRC error indication. | ROCW | 0 | | | | RSVD | 7 | Reserved. | ROCW | 0 | | | ERROR_STAT_1 | CCS_ERR_DS1 | 6 | Chroma ancillary data checksum<br>error indication for 3G Level B Data<br>Stream 1, 3G Level A, HD and SD<br>inputs. | ROCW | 0 | | 002h | | YCS_ERR_DS1 | 5 | Luma ancillary data checksum error indication for 3G Level B Data Stream 1, 3G Level A, HD and SD inputs. | ROCW | 0 | | | | CCRC_ERR_DS1 | 4 | Chroma CRC error indication for 3G<br>Level B Data Stream 1, 3G Level A,<br>and HD inputs. | ROCW | 0 | | | | YCRC_ERR_DS1 | 3 | Luma CRC error indication for 3G<br>Level B Data Stream 1, 3G Level A,<br>and HD inputs. | ROCW | 0 | | | | LNUM_ERR_DS1 | 2 | Line number error indication for<br>3G Level B Data Stream 1, 3G Level<br>A, and HD inputs. | ROCW | 0 | | | | SAV_ERR_DS1 | 1 | SAV error indication for 3G Level B<br>Data Stream 1, 3G Level A, HD and<br>SD inputs. | ROCW | 0 | | | | EAV_ERR_DS1 | 0 | EAV error indication for 3G Level B<br>Data Stream 1, 3G Level A, HD and<br>SD inputs. | ROCW | 0 | <sup>\*</sup>Note: Semtech does not recommend relying on this flag for video standard detection. It is recommended that you mask this flag using the VD\_STD\_ERR\_DS1 mask (Reg 037h Bit 10) bit. To verify the detected video standard, we recommend that you read the reported video format (VD\_STD[5:0]) and compare it to the format extracted from the ST 352 packet. Table 4-29: Video Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|---------------|--------------|------|--------------------------------------------------------------------------------------|------|---------| | | | RSVD | 15-7 | Reserved. | ROCW | 0 | | | | CCS_ERR_DS2 | 6 | Chroma ancillary data checksum error indication for Data Stream 2 (3G Level B only). | ROCW | 0 | | | | YCS_ERR_DS2 | 5 | Luma ancillary data checksum error indication for Data Stream 2 (3G Level B only). | ROCW | 0 | | 003h | ERROR_STAT_2 | CCRC_ERR_DS2 | 4 | Chroma CRC error indication for Data Stream 2 (3G Level B only). | ROCW | 0 | | | | YCRC_ERR_DS2 | 3 | Luma CRC error indication for Data<br>Stream 2 (3G Level B only). | ROCW | 0 | | | | LNUM_ERR_DS2 | 2 | Line number error indication for Data Stream 2 (3G Level B only). | ROCW | 0 | | | | SAV_ERR_DS2 | 1 | SAV error indication for Data<br>Stream 2 (3G Level B only). | ROCW | 0 | | | | EAV_ERR_DS2 | 0 | EAV error indication for Data<br>Stream 2 (3G Level B only). | ROCW | 0 | | | | EDH_DETECT | 15 | Embedded EDH packet detected. | R | 0 | | | | ANC_UES_IN | 14 | Ancillary data – unknown error status flag. | R | 0 | | | | ANC_IDA_IN | 13 | Ancillary data – internal error<br>detected already flag. | R | 0 | | | | ANC_IDH_IN | 12 | Ancillary data – internal error<br>detected here flag | R | 0 | | | | ANC_EDA_IN | 11 | Ancillary data – error detected already flag. | R | 0 | | 004h | EDH_FLAG_IN | ANC_EDH_IN | 10 | Ancillary data – error detected here flag. | R | 0 | | | | FF_UES_IN | 9 | EDH Full Field – unknown error<br>status flag. | R | 0 | | | | FF_IDA_IN | 8 | EDH Full Field – internal error<br>detected already flag. | R | 0 | | | | FF_IDH_IN | 7 | EDH Full Field – internal error<br>detected here flag. | R | 0 | | | | FF_EDA_IN | 6 | EDH Full Field – error detected<br>already flag. | R | 0 | Table 4-29: Video Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Defaul | |---------|---------------|-----------|-----|---------------------------------------------------------------|-----|--------| | | | FF_EDH_IN | 5 | EDH Full Field – error detected here flag. | R | 0 | | 004h | | AP_UES_IN | 4 | EDH Active Picture – unknown<br>error status flag. | R | 0 | | | EDIL FLAC IN | AP_IDA_IN | 3 | EDH Active Picture – internal error detected already flag. | R | 0 | | | EDH_FLAG_IN | AP_IDH_IN | 2 | EDH Active Picture – internal error detected here flag. | R | 0 | | | | AP_EDA_IN | 1 | EDH Active Picture – error detected already flag. | R | 0 | | | | AP_EDH_IN | 0 | EDH Active Picture – error detected here flag. | R | 0 | | | | RSVD | 15 | Reserved. | R | 0 | | | | ANC_UES | 14 | Ancillary data – Unknown Error<br>Status flag. | R | 1 | | | EDH_FLAG_OUT | ANC_IDA | 13 | Ancillary data – Internal error<br>Detected Already flag. | R | 0 | | | | ANC_IDH | 12 | Ancillary data – Internal error<br>Detected Here flag. | R | 0 | | | | ANC_EDA | 11 | Ancillary data – Error Detected<br>Already flag. | R | 0 | | | | ANC_EDH | 10 | Ancillary data – Error Detected<br>Here flag. | R | 0 | | | | FF_UES | 9 | EDH Full Field – Unknown Error<br>Status flag. | R | 1 | | 005h | | FF_IDA | 8 | EDH Full Field – Internal error<br>Detected Already flag. | R | 0 | | | | FF_IDH | 7 | EDH Full Field – Internal error<br>Detected Here flag. | R | 0 | | | | FF_EDA | 6 | EDH Full Field – Error Detected<br>Already flag. | R | 0 | | | | FF_EDH | 5 | EDH Full Field – Error Detected<br>Here flag. | R | 0 | | | | AP_UES | 4 | EDH Active Picture – Unknown<br>Error Status flag. | R | 1 | | | | AP_IDA | 3 | EDH Active Picture – Internal error<br>Detected Already flag. | R | 0 | | | | AP_IDH | 2 | EDH Active Picture – Internal error<br>Detected Here flag. | R | 0 | | | | AP_EDA | 1 | EDH Active Picture – Error Detected<br>Already flag. | R | 0 | | 005h | EDH_FLAG_OUT | AP_EDH | 0 | EDH Active Picture – Error Detected<br>Here flag. | R | 0 | Table 4-29: Video Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|---------------------|------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | | | FF_CRC_V | 15 | EDH Full Field CRC Validity bit. | R | 0 | | | | AP_CRC_V | 14 | EDH Active Picture CRC Validity bit. | R | 0 | | 006h | | VD_STD_DS1 | 13-8 | Detected Video Standard for 3G<br>Level B Data Stream 1, 3G Level A,<br>HD and SD inputs. | R | 29 | | | DATA_FORMAT_<br>DS1 | CDATA_FORMAT_DS1 | 7-4 | Data format as indicated in<br>Chroma channel for 3G Level B<br>Data Stream 1, HD and SD inputs;<br>Data format as indicated in Data<br>Stream 2 for 3G Level A inputs. | R | 15 | | | | YDATA_FORMAT_DS1 | 3-0 | Data format as indicated in Luma<br>channel for 3G Level B Data Stream<br>1, HD and SD inputs;<br>Data format as indicated in Data<br>Stream 1 for 3G Level A inputs. | R | 15 | | | | RSVD | 15-14 | Reserved. | R | 0 | | | | VD_STD_DS2 | 13-8 | Detected Video Standard for Data<br>Stream 2 (3G Level B only). | R | 29 | | 007h | DATA_FORMAT_<br>DS2 | CDATA_FORMAT_DS2 | 7-4 | Data Format as indicated in<br>Chroma channel for Data Stream 2<br>(3G Level B only). | R | 15 | | | | YDATA_FORMAT_DS2 | 3-0 | Data Format as indicated in Luma<br>channel for Data Stream 2 (3G<br>Level B only). | R | 15 | Table 4-29: Video Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|---------------|--------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | | | RSVD | 15 | Reserved. | RW | 0 | | 008h | IO_CONFIG | STAT2_CONFIG | 14-10 | Configure STAT2 output pin: 00000: H Blanking when TIM_861 = 0; HSYNC when TIM_861 = 1 00001: V Blanking when TIM_861 = 0; VSYNC when TIM_861 = 1 00010: F bit when TIM_861 = 0; Data Enable (DE) when TIM_861 = 1 00011: LOCKED 00100: Y/1ANC: ANC indication (SD), Luma ANC indication (HD), Data Stream 1 ANC data indication (3G) 00101: C/2ANC: Chroma ANC indication (HD) or Data Stream 2 ANC data indication (3G) 00110: Data Error 01011: Video Error 01001: Audio Error 01001: EDH Detected 01010: Carrier Detect 01011: RATE_DET0 01100: RATE_DET1 01101 - 111111: Reserved | RW | 2 | | | | STAT1_CONFIG | 9-5 | Configure STAT1 output pin. (Refer to above for decoding) | RW | 1 | | | | STAT0_CONFIG | 4-0 | Configure STATO output pin. (Refer to above for decoding) | RW | 0 | | | | RSVD | 15 | Reserved. | RW | 0 | | | | STAT5_CONFIG | 14-10 | Configure STAT5 output pin. (Refer to above for decoding) | RW | 6 | | 009h | IO_CONFIG2 | STAT4_CONFIG | 9-5 | Configure STAT4 output pin. (Refer to above for decoding) | RW | 4 | | | | STAT3_CONFIG | 4-0 | Configure STAT3 output pin. (Refer to above for decoding) | RW | 3 | Table 4-29: Video Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |----------------|--------------------|-----------------|-------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | | | RSVD | 15-4 | Reserved. | RW | 0 | | | | ANC_DATA_SWITCH | 3 | Switches between FIFO memories. | RW | 0 | | | | ANC_DATA_DEL | 2 | Remove Ancillary Data from output video stream, set to Luma and Chroma blanking values. | RW | 0 | | | | | | Extract Ancillary data from Luma and Chroma channels (HD inputs) | | | | | | | | Extract Ancillary data from Data<br>Stream 1 and Data Stream 2 (3G<br>Level A inputs) | | | | | | HD_ANC_Y1_C2 | 1 | Extract Ancillary data from Luma and Chroma channels of Data Stream 1 (3G Level B inputs, when ANC_EXT_SEL_DS2_DS1 = 0) | RW | 0 | | 00Ah | ANC_CONTROL | | Extract Ancillary data from L<br>and Chroma channels of Dat | Extract Ancillary data from Luma and Chroma channels of Data Stream 2 (3G Level B inputs, when ANC_EXT_SEL_DS2_DS1 = 1) | | | | | | HD_ANC_C2 | 0 | Extract Ancillary data only from Chroma channel (HD inputs) Extract Ancillary data only from Data Stream 2 (3G Level A inputs) Extract Ancillary data only from Chroma channel of Data Stream 1 (3G Level B inputs, when ANC_EXT_SEL_DS2_DS1 = 0) | RW | 0 | | | | | | Extract Ancillary data only from Chroma channel of Data Stream 2 (3G Level B inputs, when ANC_EXT_SEL_DS2_DS1 = 1) | | | | | | RSVD | 15-11 | Reserved. | R/W | 0 | | 00Bh | ANC_LINE_A | ANC_LINE_A | 10-0 | Video Line to extract Ancillary data from. | R/W | 0 | | | | RSVD | 15-11 | Reserved. | R/W | 0 | | 00Ch | ANC_LINE_B | ANC_LINE_B | 10-0 | Second video Line to extract<br>Ancillary data from. | R/W | 0 | | 00Dh -<br>00Eh | RSVD | RSVD | 15-0 | Reserved. | R | 0 | | 00Fh | ANC_TYPE_1_<br>AP1 | ANC_TYPE1_DS1 | 15-0 | Programmable DID/SDID pair #1 to extract from 3G Level B Data Stream 1, 3G Level A, HD and SD input formats ([15:8] = DID, [7:0] = SDID). | R/W | 0 | | 010h | ANC_TYPE_2_<br>AP1 | ANC_TYPE2_DS1 | 15-0 | Programmable DID/SDID pair #2 to extract from 3G Level B Data Stream 1, 3G Level A, HD and SD input formats ([15:8] = DID, [7:0] = SDID). | R/W | 0 | Table 4-29: Video Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|--------------------------|--------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 011h | ANC_TYPE_3<br>_AP1 | ANC_TYPE3_DS1 | 15-0 | Programmable DID/SDID pair #3 to extract from 3G Level B Data Stream 1, 3G Level A, HD and SD input formats ([15:8] = DID, [7:0] = SDID). | R/W | 0 | | 012h | ANC_TYPE_4<br>_AP1 | ANC_TYPE4_DS1 | 15-0 | Programmable DID/SDID pair #4 to extract from 3G Level B Data Stream 1, 3G Level A, HD and SD input formats ([15:8] = DID, [7:0] = SDID). | R/W | 0 | | 013h | ANC_TYPE_5<br>_AP1 | ANC_TYPE5_DS1 | 15-0 | Programmable DID/SDID pair #5 to extract from 3G Level B Data Stream 1, 3G Level A, HD and SD input formats ([15:8] = DID, [7:0] = SDID). | R/W | 0 | | 014h | ANC_TYPE_1<br>_AP2 | ANC_TYPE1_DS2 | 15-0 | Programmable DID/SDID pair #1 to extract from 3G Level B Data Stream 2 ([15:8] = DID, [7:0] =SDID). | R/W | 0 | | 015h | ANC_TYPE_2<br>_AP2 | ANC_TYPE2_DS2 | 15-0 | Programmable DID/SDID pair #2 to extract from 3G Level B Data Stream 2 ([15:8] = DID, [7:0] =SDID). | R/W | 0 | | 016h | ANC_TYPE_3<br>_AP2 | ANC_TYPE3_DS2 | 15-0 | Programmable DID/SDID pair #3 to extract from 3G Level B Data Stream 2 ([15:8] = DID, [7:0] =SDID). | R/W | 0 | | 017h | ANC_TYPE_4<br>_AP2 | ANC_TYPE4_DS2 | 15-0 | Programmable DID/SDID pair #4 to extract from 3G Level B Data Stream 2 ([15:8] = DID, [7:0] =SDID). | R/W | 0 | | 018h | ANC_TYPE_5<br>_AP2 | ANC_TYPE5_DS2 | 15-0 | Programmable DID/SDID pair #5 to extract from 3G Level B Data Stream 2 ([15:8] = DID, [7:0] =SDID). | R/W | 0 | | | VIDEO FORMAT | VIDEO_FORMAT_2_DS1 | 15-8 | SMPTE ST 352 embedded packet –<br>byte 2. | R | 0 | | 019h | VIDEO_FORMAT<br>_352_A_1 | VIDEO_FORMAT_1_DS1 | 7-0 | SMPTE ST 352 embedded packet –<br>byte 1: [7]: Version identifier [6:0]:<br>Video Payload Identifier. | R | 0 | | 01.45 | VIDEO_FORMAT | VIDEO_FORMAT_4_DS1 | 15-8 | SMPTE ST 352 embedded packet –<br>byte 4. | R | 0 | | 01Ah | _352_B_1 | VIDEO_FORMAT_3_DS1 | 7-0 | SMPTE ST 352 embedded packet –<br>byte 3. | R | 0 | | | | VIDEO_FORMAT_2_DS2 | 15-8 | SMPTE ST 352 embedded packet –<br>byte 2 (3G Data Stream 2 only). | R | 0 | | 01Bh | VIDEO_FORMAT<br>_352_A_2 | VIDEO_FORMAT_1_DS2 | 7-0 | SMPTE ST 352 embedded packet –<br>byte 1 (3G Data Stream 2 only):<br>[7]: Version identifier<br>[6:0]: Video Payload Identifier. | R | 0 | Table 4-29: Video Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|--------------------|--------------------|-------|--------------------------------------------------------------------------------------|-----|---------| | 01Ch | VIDEO_FORMAT | VIDEO_FORMAT_4_DS2 | 15-8 | SMPTE ST 352 embedded packet –<br>byte 4 (3G Data Stream 2 only). | R | 0 | | orch | _352_B_2 | VIDEO_FORMAT_3_DS2 | 7-0 | SMPTE ST 352 embedded packet –<br>byte 3 (3G Data Stream 2 only). | R | 0 | | 0106 | VIDEO_FORMAT | VIDEO_FORMAT_2_INS | 15-8 | SMPTE ST 352 packet - byte 2 to be embedded after Level B to Level A conversion. | R/W | 0 | | 01Dh | _352_INS_A | VIDEO_FORMAT_1_INS | 7-0 | SMPTE ST 352 packet - byte 1 to be embedded after Level B to Level A conversion. | R/W | 0 | | | VIDEO_FORMAT | VIDEO_FORMAT_4_INS | 15-8 | SMPTE ST 352 packet - byte 4 to be embedded after Level B to Level A conversion. | R/W | 0 | | 01Eh | _352_INS_B | VIDEO_FORMAT_3_INS | 7-0 | SMPTE ST 352 packet - byte 3 to be embedded after Level B to Level A conversion. | R/W | 0 | | 01Fh | RASTER_STRUC_<br>1 | RSVD | 15-14 | Reserved. | R | 0 | | OTFII | | WORDS_PER_ACTLINE | 13-0 | Words Per Active Line. | R | 0 | | 020h | RASTER_STRUC_<br>2 | RSVD | 15-14 | Reserved. | R | 0 | | 020N | | WORDS_PER_LINE | 13-0 | Total Words Per Line. | R | 0 | | 021h | RASTER_STRUC_ | RSVD | 15-11 | Reserved. | R | 0 | | 02111 | 3 | LINES_PER_FRAME | 10-0 | Total Lines Per Frame. | R | 0 | | | | | | Read back detected data rate: | | | | | | RATE_SEL_READBACK | 15-14 | 0 = HD,<br>1,3=SD,<br>2=3G | R | 0 | | 022h | RASTER_STRUC_ | М | 13 | Specifies detected M value 0: 1.000 1: 1.001 | R | 0 | | | 4 | | | er ppm offsets in the crystal, the 'M' bit<br>ster 06Fh can be increased to a maximu | | | | | | STD_LOCK | 12 | Video standard lock. | R | 0 | | | | INT_PROG | 11 | Interlaced or progressive. | R | 0 | | | | ACTLINE_PER_FIELD | 10-0 | Active lines per frame. | R | 0 | Table 4-29: Video Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |----------------|--------------------|---------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | | | RSVD | 15-5 | Reserved. | R | 0 | | | | V_LOCK_DS2 | 4 | Indicates that the timing signal generator is locked to vertical timing (3G Level B Data Stream 2 only). | R | 0 | | 023h | FLYWHEEL | H_LOCK_DS2 | 3 | Indicates that the timing signal generator is locked to horizontal timing (3G Level B Data Stream 2 only). | R | 0 | | 023n | _STATUS | RSVD | 2 | Reserved. | R | 0 | | | | V_LOCK_DS1 | 1 | Indicates that the timing signal generator is locked to vertical timing (3G Level B Data Stream 1, 3G Level A, HD and SD inputs). | R | 0 | | | | H_LOCK_DS1 | 0 | Indicates that the timing signal generator is locked to horizontal timing (3G Level B Data Stream 1, 3G Level A, HD and SD inputs). | R | 0 | | | RATE_SEL | RSVD | 15-3 | Reserved. | R | 0 | | | | AUTO/MAN | 2 | Detect data rate automatically (1) or program manually (0). | R/W | 1 | | 024h | | RATE_SEL_TOP | 1-0 | Programmable rate select in manual mode: 0 = HD, 1,3=SD, 2=3G | R/W | 0 | | | TIM_861_<br>FORMAT | RSVD | 15-7 | Reserved. | R | 0 | | 025h | | FORMAT_ERR | 6 | Indicates standard is not recognized for CEA 861 conversion. | R | 1 | | | | FORMAT_ID_861 | 5-0 | CEA-861 format ID of input video stream. Refer to Table 4-9. | R | 0 | | | | RSVD | 15-3 | Reserved. | R | 0 | | | | VSYNC_INVERT | 2 | Invert output VSYNC pulse. | R/W | 0 | | | | HSYNC_INVERT | 1 | Invert output HSYNC pulse. | R/W | 0 | | 026h | TIM_861_CFG | TRS_861 | 0 | Sets the timing reference outputs to DFP timing mode when set to '1'. By default, the timing reference outputs follow CEA-861 timing mode. Only valid when TIM_861 is set to '1'. | R/W | 0 | | 027h -<br>036h | RSVD | RSVD | - | Reserved. | R | 0 | Table 4-29: Video Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |--------------|----------------|------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | | | RSVD | 15-11 | Reserved. | R | 0 | | 037h | ERROR_MASK_1 | ERROR_MASK_1 | 10-0 | Error mask for global error vector (3G Level B Data Stream 1, 3G Level A, HD, SD): bit[0]: EAV_ERR_DS1 mask bit[1]: SAV_ERR_DS1 mask bit[2]: LNUM_ERR_DS1 mask bit[3]: YCRC_ERR_DS1 mask bit[4]: CCRC_ERR_DS1 mask bit[6]: CCS_ERR_DS1 mask bit[6]: CCS_ERR_DS1 mask bit[7]: Reserved bit[8]: AP_CRC_ERR mask bit[9]: FF_CRC_ERR mask bit[10]: VD_STD_ERR_DS1 mask | R/W | 0 | | | | RSVD | 15-7 | Reserved. | R | 0 | | 038h | ERROR_MASK_2 | ERROR_MASK_2 | 6-0 | Error mask for global error vector (3G Level B Data Stream 2 only): bit[0]: EAV_ERR_DS2 mask bit[1]: SAV_ERR_DS2 mask bit[2]: LNUM_ERR_DS2 mask bit[3]: YCRC_ERR_DS2 mask bit[4]: CCRC_ERR_DS2 mask bit[5]: YCS_ERR_DS2 mask bit[6]: CCS_ERR_DS2 mask | R/W | 0 | | | | RSVD | 15-5 | Reserved. | R | 0 | | | | SCLK_INV | 4 | Invert polarity of output serial audio clock. | R/W | 0 | | 039h | ACGEN_CTRL | AMCLK_INV | 3 | Invert polarity of output audio master clock. | R/W | 0 | | 000 | , 100211_01112 | RSVD | 2 | Reserved. | R/W | 0 | | | | AMCLK_SEL | 1-0 | Audio Master Clock Select.<br>0: 128 fs<br>1: 256 fs<br>2: 512 fs | R/W | 0 | | 03Ah<br>-6Bh | RSVD | RSVD | 15-0 | Reserved. | R | 0 | | | | RSVD | 15-6 | Reserved. | R/W | 0 | | 06Ch | CLK_GEN | DEL_LINE_CLK_SEL | 5 | Choses between the in-phase (0) and quadrature (1) clocks for DDR mode. | R/W | 0 | | | | DEL_LINE_OFFSET | 4-0 | Controls the offset for the delay line. | R/W | 0 | Table 4-29: Video Core Configuration and Status Registers (Continued) | RSVD 15-6 Reserved. R/W | 2 | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---| | DOUT[19:10] outputs and PCLK output: IO_DS_CTRL_DOUT_MSB 5-4 00: 4mA; R/W 01: 8mA; 10: 10mA(1.8V), 12mA(3.3V); 11: 12mA(1.8V), 16mA(3.3V) Drive strength adjustment for STAT[5:0] outputs: IO_DS_CTRL_STAT 3-2 00: 4mA; 01: 6mA; 10: 8mA(1.8V), 10mA(3.3V); 11: 10mA(1.8V), 10mA(3.3V); 11: 10mA(1.8V), 12mA(3.3V) Drive strength adjustment for | | | 06Dh | 2 | | IO_DS_CTRL_STAT 3-2 00: 4mA; R/W 01: 6mA; 10: 8mA(1.8V), 10mA(3.3V); 11: 10mA(1.8V), 12mA(3.3V) Drive strength adjustment for | 2 | | | | | DOUT[9:0] outputs: IO_DS_CTRL_DOUT_LSB 1-0 00: 4mA; R/W 01: 6mA; 10: 8mA(1.8V), 10mA(3.3V); 11: 10mA(1.8V), 12mA(3.3V) | 3 | | 06Eh RSVD RSVD – Reserved. R/W | 0 | | RSVD 15-10 Reserved. R/W | 0 | | 073h EQ_BYPASS EQ_BYPASS 9 0: non-bypass EQ R/W | 0 | | RSVD 8-0 Reserved. R/W | 0 | | 074h RSVD RSVD 15-0 Reserved. R/W | 0 | | RSVD RSVD 15-11 Reserved. R/W | 0 | | Enables extra noise-immunity on SMPTE detected lock when HIGH by forcing detection of three TRS O85h LOCK_NOISE LOCK_NOISE_IMM_INCR 10 words with the last two TRS words having the same alignment before locking to SMPTE. Enable this only for AUTO/MAN = HIGH. | 0 | | RSVD RSVD 9-0 Reserved. R/W | 0 | # **4.21.2 SD Audio Core Registers** **Note**: The GS2971A only accepts write/read commands to/from the SD Audio Register Map when the audio core is locked to the incoming SD video format. **Table 4-30: SD Audio Core Configuration and Status Registers** | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|---------------|----------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | | | RSVD | 15-14 | Reserved. | R/W | 0 | | | | ALL_DEL | 13 | Selects deletion of all audio data<br>and all audio control packets.<br>0: Do not delete existing audio<br>packets<br>1: Delete existing audio packets | R/W | 0 | | | | MUTE_ALL | 12 | Mute all output channels. 0: Normal 1: Muted | R/W | 0 | | | | ACS_USE_SECOND | 11 | Extract Audio Channel Status from second channel pair. | R/W | 0 | | | | CLEAR_AUDIO | 10 | Clears all audio FIFO buffers and puts them in start-up state. | R/W | 0 | | 400h | CFG_AUD | OS_SEL | 9-8 | Specifies the audio FIFO buffer size. 00: 36 samples deep, 26 sample start-up count 01: 22 samples deep, 12 sample start-up count 10: 16 samples deep, 6 sample start-up count 11: Reserved Note: The default 36-sample deep FIFO size is not supported if each | R/W | 0 | | | | | | audio channel must have the same sample delay. | | | | | | LSB_FIRSTD | 7 | Causes the channel 7 and 8 output<br>format to use LSB first.<br>0: MSB first<br>1: LSB first | R/W | 0 | | | | LSB_FIRSTC | 6 | Causes the channel 5 and 6 output format to use LSB first. 0: MSB first 1: LSB first | R/W | 0 | | | | LSB_FIRSTB | 5 | Causes the channel 3 and 4 output format to use LSB first. 0: MSB first 1: LSB first | R/W | 0 | | | | LSB_FIRSTA | 4 | Causes the channel 1 and 2 output<br>format to use LSB first.<br>0: MSB first<br>1: LSB first | R/W | 0 | **Table 4-30: SD Audio Core Configuration and Status Registers (Continued)** | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|---------------|--------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------| | 400h | | IDB | 3-2 | Specifies the Secondary audio group to extract. 00: Audio group #1 01: Audio group #2 10: Audio group #3 11: Audio group #4 Note: Should IDA and IDB be set to the same value, they automatically revert to their default values. | R/W | 1 | | | CFG_AUD | IDA | 1-0 | Specifies the Primary audio group to extract. 00: Audio group #1 01: Audio group #2 10: Audio group #3 11: Audio group #4 Note: Should IDA and IDB be set to the same value, they automatically revert to their default values. | R/W | 0 | | | | EXT_DET3_4B | 15 | Set when Secondary group channels 3 and 4 have extended data. Write '1' to clear. | ROCW | 0 | | | | EXT_DET1_2B | 14 | Set when Secondary group channels 1 and 2 have extended data. Write'1' to clear. | ROCW | 0 | | | | EXT_DET3_4A | 13 | Set when Primary group channels 3 and 4 have extended data. Write '1' to clear. | ROCW | 0 | | | | EXT_DET1_2A | 12 | Set when Primary group channels 1 and 2 have extended data. Write '1' to clear. | ROCW | 0 | | 401h | DBN_ERR | CTL_DBNB_ERR | 11 | Set when Secondary group control packet Data Block Number sequence is discontinuous. Write '1' to clear. | ROCW | 0 | | | | CTL_DBNA_ERR | 10 | Set when Primary group control packet Data Block Number sequence is discontinuous. Write '1' to clear. | ROCW | 0 | | | | EXT_DBNB_ERR | 9 | Set when Secondary group<br>extended data packet Data Block<br>Number sequence is discontinuous.<br>Write '1' to clear. | ROCW | 0 | | | | EXT_DBNA_ERR | 8 | Set when Primary group extended<br>data packet Data Block Number<br>sequence is discontinuous. Write<br>'1' to clear. | ROCW | 0 | Table 4-30: SD Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|---------------|---------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------| | | | SAMP_DBNB_ERR | 7 | Set when Secondary group data<br>packet Data Block Number<br>sequence is discontinuous. Write<br>'1' to clear. | ROCW | 0 | | 401h | | SAMP_DBNA_ERR | 6 | Set when Primary group data<br>packet Data Block Number<br>sequence is discontinuous. Write<br>'1' to clear. | ROCW | 0 | | | | CTRB_DET | 5 | Set when Secondary group audio control packet is detected. Write '1' to clear. | ROCW | 0 | | | DBN_ERR | CTRA_DET | 4 | Set when Primary group audio control packet is detected. Write '1' to clear. | ROCW | 0 | | | | ACS_DET3_4B | 3 | Secondary group audio status<br>detected for channels 3 and 4.<br>Write '1' to clear. | ROCW | 0 | | | | ACS_DET1_2B | 2 | Secondary group audio status<br>detected for channels 1 and 2.<br>Write '1' to clear. | ROCW | 0 | | | | ACS_DET3_4A | 1 | Primary group audio status<br>detected for channels 3 and 4.<br>Write '1' to clear. | ROCW | 0 | | | | ACS_DET1_2A | 0 | Primary group audio status<br>detected for channels 1 and 2.<br>Write '1' to clear. | ROCW | 0 | | | | RSVD | 15-2 | Reserved. | R/W | 0 | | 402h | REGEN | ACS_APPLY | 1 | Cause channel status data in ACSR[183:0] to be transferred to the channel status replacement mechanism. The transfer does not occur until the next status boundary. | R/W | 0 | | | | ACS_REGEN | 0 | Specifies that Audio Channel<br>Status of all channels should be<br>replaced with ACSR[183:0] field.<br>0: Do not replace Channel Status<br>1: Replace Channel Status of all<br>channels | R/W | 0 | Table 4-30: SD Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|---------------|-----------------|-------|----------------------------------------------------------------------------------------------------|------|---------| | | | IDB_READBACK | 15-14 | Actual value of IDB in the hardware. | R | 1 | | | | IDA_READBACK | 13-12 | Actual value of IDA in the hardware. | R | 0 | | | | XDPG4_DET | 11 | Set while embedded Group 4 audio extended packets are detected. | R | 0 | | | | XDPG3_DET | 10 | Set while embedded Group 3 audio extended packets are detected. | R | 0 | | | | XDPG2_DET | 9 | Set while embedded Group 2 audio extended packets are detected. | R | 0 | | | | XDPG1_DET | 8 | Set while embedded Group 1 audio extended packets are detected. | R | 0 | | 4021 | AUD_DET | ADPG4_DET | 7 | Set while Group 4 audio data packets are detected. | R | 0 | | 403h | | ADPG3_DET | 6 | Set while Group 3 audio data packets are detected. | R | 0 | | | | ADPG2_DET | 5 | Set while Group 2 audio data packets are detected. | R | 0 | | | | ADPG1_DET | 4 | Set while Group 1 audio data packets are detected. | R | 0 | | | | ACS_APPLY_WAITD | 3 | Set while output channels 7 and 8 are waiting for a status boundary to apply the ACSR[183:0] data. | R | 0 | | | | ACS_APPLY_WAITC | 2 | Set while output channels 5 and 6 are waiting for a status boundary to apply the ACSR[183:0] data. | R | 0 | | | | ACS_APPLY_WAITB | 1 | Set while output channels 3 and 4 are waiting for a status boundary to apply the ACSR[183:0] data. | R | 0 | | | | ACS_APPLY_WAITA | 0 | Set while output channels 1 and 2 are waiting for a status boundary to apply the ACSR[183:0] data. | R | 0 | | | | RSVD | 15-1 | Reserved. | R/W | 0 | | 404h | CSUM_ERR_DET | CSUM_ERROR | 0 | Embedded packet checksum error detected. Write '1' to clear. | ROCW | 0 | | | | RSVD | 15-8 | Reserved. | R/W | 0 | | 405h | CH_MUTE | MUTE | 7-0 | Mute output channels 81 Where bits 7:0 = channel 8:1 1: Mute 0: Normal | R/W | 0 | Table 4-30: SD Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|---------------|------------|------|-------------------------------------------------|-----|---------| | | | RSVD | 15-8 | Reserved. | R/W | 0 | | | | CH4_VALIDB | 7 | Secondary group channel 4 sample validity flag. | R | 0 | | | | CH3_VALIDB | 6 | Secondary group channel 3 sample validity flag. | R | 0 | | | CH_VALID | CH2_VALIDB | 5 | Secondary group channel 2 sample validity flag. | R | 0 | | 406h | | CH1_VALIDB | 4 | Secondary group channel 1 sample validity flag. | R | 0 | | | | CH4_VALIDA | 3 | Primary group channel 4 sample validity flag. | R | 0 | | | | CH3_VALIDA | 2 | Primary group channel 3 sample validity flag. | R | 0 | | | | CH2_VALIDA | 1 | Primary group channel 2 sample validity flag. | R | 0 | | | | CH1_VALIDA | 0 | Primary group channel 1 sample validity flag. | R | 0 | **Table 4-30: SD Audio Core Configuration and Status Registers (Continued)** | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|---------------|----------------|-----|---------------------------------------------------------------------|-----|---------| | | | RSVD | 15 | Reserved. | R/W | 0 | | | | RSVD | 14 | Reserved | R/W | 0 | | | | RSVD | 13 | Reserved | R/W | 0 | | | | RSVD | 12 | Reserved | R/W | 0 | | | | EN_ACS_DET3_4B | 11 | Asserts AUDIO_ERROR when ACS_DET3_4B (Reg 401 bit 3) flag is set. | R/W | 0 | | | | EN_ACS_DET1_2B | 10 | Asserts AUDIO_ERROR when ACS_DET1_2B (Reg 401 bit 2) flag is set. | R/W | 0 | | | SD_AUDIO_ERR | EN_ACS_DET3_4A | 9 | Asserts AUDIO_ERROR when ACS_DET3_4A (Reg 401 bit 1) flag is set. | R/W | 0 | | 407h | OR_MASK | EN_ACS_DET1_2A | 8 | Asserts AUDIO_ERROR when ACS_DET1_2A (Reg 401 bit 0) flag is set. | R/W | 0 | | | | EN_CTRB_DET | 7 | Asserts AUDIO_ERROR when CTRB_DET (Reg 401 bit 5) flag is set. | R/W | 0 | | | | EN_CTRA_DET | 6 | Asserts AUDIO_ERROR when CTRA_DET (Reg 401 bit 4) flag is set. | R/W | 0 | | | | EN_DBNB_ERR | 5 | Asserts AUDIO_ERROR when SAMP_DBNB_ERR (Reg 401 bit 7) flag is set. | R/W | 0 | | | | EN_DBNA_ERR | 4 | Asserts AUDIO_ERROR when SAMP_DBNA_ERR (Reg 401 bit 6) flag is set. | R/W | 0 | | | | EN_ADPG4_DET | 3 | Asserts AUDIO_ERROR when the ADPG4_DET (Reg 403 bit 7) flag is set. | R/W | 0 | | 4071 | SD_AUDIO_ERR | EN_ADPG3_DET | 2 | Asserts AUDIO_ERROR when the ADPG3_DET (Reg 403 bit 6) flag is set. | R/W | 0 | | 407h | OR_MASK | EN_ADPG2_DET | 1 | Asserts AUDIO_ERROR when the ADPG2_DET (Reg 403 bit 5) flag is set. | R/W | 0 | | | | EN_ADPG1_DET | 0 | Asserts AUDIO_ERROR when the ADPG1_DET (Reg 403 bit 4) flag is set. | R/W | 0 | **Table 4-30: SD Audio Core Configuration and Status Registers (Continued)** | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|---------------|----------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | | | ASWLD | 15-14 | Output channels 7 and 8 word length. 00: 24 bits 01: 20 bits 10: 16 bits 11: Automatic 20-bit or 24-bit | R/W | 3 | | | | ASWLC | 13-12 | Output channels 5 and 6 word length. (See above for decoding) | R/W | 3 | | | | ASWLB | 11-10 | Output channels 3 and 4 word length. (See above for decoding) | R/W | 3 | | | | ASWLA | 9-8 | Output channels 1 and 2 word length. (See above for decoding) | R/W | 3 | | 408h | CFG_OUTPUT | AMD | 7-6 | Output channels 7 and 8 format selector. 00: AES/EBU audio output 01: Serial audio output: Left justified; MSB first 10: Serial audio output: Right justified; MSB first 11: I <sup>2</sup> S serial audio output | R/W | 3 | | | | AMC | 5-4 | Output channels 5 and 6 format selector. (See above for decoding). | R/W | 3 | | | | AMB | 3-2 | Output channels 3 and 4 format selector. (See above for decoding). | R/W | 3 | | | | AMA | 1-0 | Output channels 1 and 2 format selector. (See above for decoding). | R/W | 3 | | | | RSVD | 15-12 | Reserved. | R/W | 0 | | 409h | OUTPUT_SEL_1 | OP4_SRC | 11-9 | Output channel 4 source selector. 000: Primary audio group channel 1 001: Primary audio group channel 2 010: Primary audio group channel 3 011: Primary audio group channel 4 100: Secondary audio group channel 1 101: Secondary audio group channel 2 110: Secondary audio group channel 3 111: Secondary audio group channel 3 | R/W | 3 | | | | OP3_SRC | 8-6 | Output channel 3 source selector (Decode as above). | R/W | 2 | | | | OP2_SRC | 5-3 | Output channel 2 source selector (Decode as above). | R/W | 1 | | | | OP1_SRC | 2-0 | Output channel 1 source selector (Decode as above). | R/W | 0 | Table 4-30: SD Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |----------------|---------------|----------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | | | RSVD | 15-12 | Reserved. | R/W | 0 | | 40Ah | OUTPUT_SEL_2 | OP8_SRC | 11-9 | Output channel 8 source selector. 000: Primary audio group channel 1 001: Primary audio group channel 2 010: Primary audio group channel 3 011: Primary audio group channel 4 100: Secondary audio group channel 1 101: Secondary audio group channel 2 110: Secondary audio group channel 3 111: Secondary audio group | R/W | 7 | | | | OP7_SRC | 8-6 | channel 4 Output channel 7 source selector (Decode as above). | R/W | 6 | | | | OP6_SRC | 5-3 | Output channel 6 source selector (Decode as above). | R/W | 5 | | | | OP5_SRC | 2-0 | Output channel 5 source selector (Decode as above). | R/W | 4 | | 40Bh -<br>41Fh | RSVD | RSVD | - | Reserved. | - | - | | | | RSVD | 15-9 | Reserved. | R/W | 0 | | 420h | AFNA12 | AFN1_2A | 8-0 | Primary group audio frame number for channels 1 and 2. | R | 0 | | | | RSVD | 15-9 | Reserved. | R/W | 0 | | 421h | AFNA34 | AFN3_4A | 8-0 | Primary group audio frame number for channels 3 and 4. | R | 0 | | | | RSVD | 15-8 | Reserved. | R/W | 0 | | | | RATE3_4A | 7-5 | Primary group sampling frequency for channels 3 and 4 | R | 0 | | 422h | RATEA | ASX3_4A | 4 | Primary group asynchronous mode for channels 3 and 4. | R | 0 | | | | RATE1_2A | 3-1 | Primary group sampling frequency for channels 1 and 2. | R | 0 | | | | ASX1_2A | 0 | Primary group asynchronous mode for channels 1 and 2. | R | 0 | | 423h | ۸۲۳ ۸ | RSVD | 15-4 | Reserved. | R/W | 0 | | 42311 | ACT_A | ACTA | 3-0 | Primary group active channels. | R | 0 | Table 4-30: SD Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|-----------------------|----------|------|----------------------------------------------------------|-----|---------| | | | RSVD | 15-9 | Reserved. | R/W | 0 | | 424h | PRIM_AUD_<br>DELAY_1 | DEL1A_1 | 8-1 | Primary Audio group delay data for channel 1. | R | 0 | | | | EBIT1A | 0 | Primary Audio group delay data valid flag for channel 1. | R | 0 | | | PRIM_AUD_ | RSVD | 15-9 | Reserved. | R/W | 0 | | 425h | DELAY_2 | DEL1A_2 | 8-0 | Primary Audio group delay data for channel 1. | R | 0 | | | DRIM ALID | RSVD | 15-9 | Reserved. | R/W | 0 | | 426h | PRIM_AUD_<br>DELAY_3 | DEL1A_3 | 8-0 | Primary Audio group delay data for channel 1. | R | 0 | | | | RSVD | 15-9 | Reserved. | R/W | 0 | | 427h | PRIM_AUD_<br>DELAY_4 | DEL2A_4 | 8-1 | Primary Audio group delay data for channel 2. | R | 0 | | | | EBIT2A | 0 | Primary Audio group delay data valid flag for channel 2. | R | 0 | | | PRIM_AUD_ | RSVD | 15-9 | Reserved. | R/W | 0 | | 428h | DELAY_5 | DEL2A_5 | 8-0 | Primary Audio group delay data for channel 2. | R | 0 | | | DRIM ALID | RSVD | 15-9 | Reserved. | R/W | 0 | | 429h | PRIM_AUD_<br>DELAY_6 | DEL2A_6 | 8-0 | Primary Audio group delay data for channel 2. | R | 0 | | | | RSVD | 15-9 | Reserved. | R/W | 0 | | 42Ah | PRIM_AUD_<br>DELAY_7 | DEL3A_7 | 8-1 | Primary Audio group delay data for channel 3. | R | 0 | | | _ | EBIT3A | 0 | Primary Audio group delay data valid flag for channel 3. | R | 0 | | | DDIM ALID | RSVD | 15-9 | Reserved. | R/W | 0 | | 42Bh | PRIM_AUD_<br>DELAY_8 | DEL3A_8 | 8-0 | Primary Audio group delay data for channel 3. | R | 0 | | | DDIM ALID | RSVD | 15-9 | Reserved. | R/W | 0 | | 42Ch | PRIM_AUD_<br>DELAY_9 | DEL3A_9 | 8-0 | Primary Audio group delay data for channel 3. | R | 0 | | | | RSVD | 15-9 | Reserved. | R/W | 0 | | 42Dh | PRIM_AUD_<br>DELAY_10 | DEL4A_10 | 8-1 | Primary Audio group delay data for channel 4. | R | 0 | | | DELAT_10 | EBIT4A | 0 | Primary Audio group delay data valid flag for channel 4. | R | 0 | Table 4-30: SD Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|---------------------|----------|------|------------------------------------------------------------|-----|---------| | | PRIM_AUD_ | RSVD | 15-9 | Reserved. | R/W | 0 | | 42Eh | DELAY_11 | DEL4A_11 | 8-0 | Primary Audio group delay data for channel 4. | R | 0 | | | PRIM_AUD_ | RSVD | 15-9 | Reserved. | R/W | 0 | | 42Fh | DELAY_12 | DEL4A_12 | 8-0 | Primary Audio group delay data for channel 4. | R | 0 | | | | RSVD | 15-9 | Reserved. | R/W | 0 | | 430h | AFNB12 | AFN1_2B | 8-0 | Secondary group audio frame number for channels 1 and 2. | R | 0 | | | | RSVD | 15-9 | Reserved. | R/W | 0 | | 431h | AFNB34 | AFN3_4B | 8-0 | Secondary group audio frame number for channels 3 and 4. | R | 0 | | | | RSVD | 15-8 | Reserved. | R | 0 | | | RATEB | RATE3_4B | 7-5 | Secondary group sampling frequency for channels 3 and 4. | R | 0 | | 432h | | ASX3_4B | 4 | Secondary group asynchronous mode for channels 3 and 4. | R | 0 | | | | RATE1_2B | 3-1 | Secondary group sampling frequency for channels 1 and 2. | R | 0 | | | | ASX1_2B | 0 | Secondary group asynchronous mode for channels 1 and 2. | R | 0 | | 433h | ACT_B | RSVD | 15-4 | Reserved. | R/W | 0 | | 45511 | АСІ_В | АСТВ | 3-0 | Secondary group active channels. | R | 0 | | | | RSVD | 15-9 | Reserved. | R/W | 0 | | 434h | SEC_AUD_<br>DELAY_! | DEL1B_1 | 8-1 | Secondary Audio group delay data for channel 1. | R | 0 | | | _ | EBIT1B | 0 | Secondary Audio group delay data valid flag for channel 1. | R | 0 | | | SEC_AUD | RSVD | 15-9 | Reserved. | R/W | | | 435h | DELAY_2 | DEL1B_2 | 8-0 | Secondary Audio group delay data for channel 1. | R | 0 | | | CEC AUD | RSVD | 15-9 | Reserved. | R/W | 0 | | 436h | SEC_AUD_<br>DELAY_3 | DEL1B_3 | 8-0 | Secondary Audio group delay data for channel 1. | R | 0 | | | | RSVD | 15-9 | Reserved. | R/W | 0 | | 437h | SEC_AUD<br>DELAY_4 | DEL2B_4 | 8-1 | Secondary Audio group delay data for channel 2. | R | 0 | | | DELAY_4 | EBIT2B | 0 | Secondary Audio group delay data valid flag for channel 2. | R | 0 | Table 4-30: SD Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|----------------------|------------|------|----------------------------------------------------------------------------------------|-----|---------| | | SEC ALID | RSVD | 15-9 | Reserved. | R/W | 0 | | 438h | SEC_AUD<br>DELAY_5 | DEL2B_5 | 8-0 | Secondary Audio group delay data for channel 2. | R | 0 | | | SEC AUD | RSVD | 15-9 | Reserved. | R/W | 0 | | 439h | SEC_AUD<br>DELAY_6 | DEL2B_6 | 8-0 | Secondary Audio group delay data for channel 2. | R | 0 | | | | RSVD | 15-9 | Reserved. | R/W | 0 | | 43Ah | SEC_AUD<br>DELAY_7 | DEL3B_7 | 8-1 | Secondary Audio group delay data for channel 3. | R | 0 | | | _ | EBIT3B | 0 | Secondary Audio group delay data valid flag for channel 3. | R | 0 | | | CEC ALID | RSVD | 15-9 | Reserved. | R/W | 0 | | 43Bh | SEC_AUD<br>DELAY_8 | DEL3B_8 | 8-0 | Secondary Audio group delay data for channel 3. | R | 0 | | | CEC ALID | RSVD | 15-9 | Reserved. | R/W | 0 | | 43Ch | SEC_AUD<br>DELAY_9 | DEL3B_9 | 8-0 | Secondary Audio group delay data for channel 3. | R | 0 | | | | RSVD | 15-9 | Reserved. | R/W | 0 | | 43Dh | SEC_AUD<br>DELAY_10 | DEL4B_10 | 8-1 | Secondary Audio group delay data for channel 4. | R | 0 | | | | EBIT4B | 0 | Secondary Audio group delay data valid flag for channel 4. | R | 0 | | | CEC ALID | RSVD | 15-9 | Reserved. | R/W | 0 | | 43Eh | SEC_AUD_<br>DELAY_11 | DEL4B_11 | 8-0 | Secondary Audio group delay data for channel 4. | R | 0 | | | SEC AUD | RSVD | 15-9 | Reserved. | R/W | 0 | | 43Fh | SEC_AUD_<br>DELAY_12 | DEL4B_12 | 8-0 | Secondary Audio group delay data for channel 4. | R | 0 | | 440h | ACSR1_2A_BYTE<br>0_1 | ACSR1_2A_0 | 15-0 | Bytes 0 [7:0] and 1 [15:8] of audio<br>group A channel status for<br>channels 1 and 2 | R | 0 | | 441h | ACSR1_2A_BYTE<br>2_3 | ACSR1_2A_2 | 15-0 | Bytes 2 [7:0] and 3 [15:8] of audio<br>group A channel status for<br>channels 1 and 2 | R | 0 | | 442h | ACSR1_2A_BYTE<br>4_5 | ACSR1_2A_4 | 15-0 | Bytes 4 [7:0] and 5 [15:8] of audio<br>group A channel status for<br>channels 1 and 2 | R | 0 | | 443h | ACSR1_2A_BYTE<br>6_7 | ACSR1_2A_6 | 15-0 | Bytes 6 [7:0] and 7 [15:8] of audio<br>group A channel status for<br>channels 1 and 2 | R | 0 | | 444h | ACSR1_2A_BYTE<br>8_9 | ACSR1_2A_8 | 15-0 | Bytes 8 [7:0] and 9 [15:8] of audio<br>group A channel status for<br>channels 1 and 2. | R | 0 | Table 4-30: SD Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |----------------|------------------------|-------------|------|------------------------------------------------------------------------------------------|-----|---------| | 445h | ACSR1_2A_BYTE<br>10_11 | ACSR1_2A_10 | 15-0 | Bytes 10 [7:0] and 11 [15:8] of<br>audio group A channel status for<br>channels 1 and 2. | R | 0 | | 446h | ACSR1_2A_BYTE<br>12_13 | ACSR1_2A_12 | 15-0 | Bytes 12 [7:0] and 13 [15:8] of audio group A channel status for channels 1 and 2. | R | 0 | | 447h | ACSR1_2A_BYTE<br>14_15 | ACSR1_2A_14 | 15-0 | Bytes 14 [7:0] and 15 [15:8] of audio group A channel status for channels 1 and 2. | R | 0 | | 448h | ACSR1_2A_BYTE<br>16_17 | ACSR1_2A_16 | 15-0 | Bytes 16 [7:0] and 17 [15:8] of audio group A channel status for channels 1 and 2. | R | 0 | | 449h | ACSR1_2A_BYTE<br>18_19 | ACSR1_2A_18 | 15-0 | Bytes 18 [7:0] and 19 [15:8] of<br>audio group A channel status for<br>channels 1 and 2. | R | 0 | | 44Ah | ACSR1_2A_BYTE<br>20_21 | ACSR1_2A_20 | 15-0 | Bytes 20 [7:0] and 21 [15:8] of<br>audio group A channel status for<br>channels 1 and 2. | R | 0 | | | ACDS1 2A | RSVD | 15-8 | Reserved. | R/W | 0 | | 44Bh | ACRS1_2A_<br>BYTE22 | ACSR1_2A_22 | 7-0 | Byte 22 of audio group A channel status for channels 1 and 2. | R | 0 | | 44Ch -<br>44Fh | RSVD | RSVD | 15-0 | Reserved | R/W | 0 | | 450h | ACSR3_4A<br>BYTE0_1 | ACSR3_4A_0 | 15-0 | Bytes 0 [7:0] and 1 [15:8] of audio group A channel status for channels 3 and 4. | R | 0 | | 451h | ACSR3_4A<br>BYTE2_3 | ACSR3_4A_2 | 15-0 | Bytes 2 [7:0] and 3 [15:8] of audio group A channel status for channels 3 and 4. | R | 0 | | 452h | ACSR3_4A_BYTE<br>4_5 | ACSR3_4A_4 | 15-0 | Bytes 4 [7:0] and 5 [15:8] of audio group A channel status for channels 3 and 4. | R | 0 | | 453h | ACSR3_4A_BYTE<br>6_7 | ACSR3_4A_6 | 15-0 | Bytes 6 [7:0] and 7 [15:8] of audio group A channel status for channels 3 and 4. | R | 0 | | 454h | ACSR3_4A_BYTE<br>8_9 | ACSR3_4A_8 | 15-0 | Bytes 8 [7:0] and 9 [15:8] of audio group A channel status for channels 3 and 4. | R | 0 | | 455h | ACSR3_4A_BYTE<br>10_11 | ACSR3_4A_10 | 15-0 | Bytes 10 [7:0] and 11 [15:8] of<br>audio group A channel status for<br>channels 3 and 4. | R | 0 | | 456h | ACSR3_4A_BYTE<br>12_13 | ACSR3_4A_12 | 15-0 | Bytes 12 [7:0] and 13 [15:8] of audio group A channel status for channels 3 and 4. | R | 0 | | 457h | ACSR3_4A_BYTE<br>14_15 | ACSR3_4A_14 | 15-0 | Bytes 14 [7:0] and 15 [15:8] of<br>audio group A channel status for<br>channels 3 and 4. | R | 0 | **Table 4-30: SD Audio Core Configuration and Status Registers (Continued)** | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |----------------|------------------------|-------------|------|------------------------------------------------------------------------------------------|-----|---------| | 458h | ACSR3_4A_BYTE<br>16_17 | ACSR3_4A_16 | 15-0 | Bytes 16 [7:0] and 17 [15:8] of audio group A channel status for channels 3 and 4. | R | 0 | | 459h | ACSR3_4A_BYTE<br>18_19 | ACSR3_4A_18 | 15-0 | Bytes 18 [7:0] and 19 [15:8] of audio group A channel status for channels 3 and 4. | R | 0 | | 45Ah | ACSR3_4A_BYTE<br>20_21 | ACSR3_4A_20 | 15-0 | Bytes 20 [7:0] and 21 [15:8] of audio group A channel status for channels 3 and 4. | R | 0 | | | ACSR3_4A_BYTE | RSVD | 15-8 | Reserved. | R/W | 0 | | 45Bh | 22 | ACSR3_4A_22 | 7-0 | Bytes 22 of audio group A channel status for channels 3 and 4. | R | 0 | | 45Ch -<br>45Fh | RSVD | RSVD | 15-0 | Reserved | R/W | 0 | | 460h | ACSR1_2B_BYTE<br>0_1 | ACSR1_2B_0 | 15-0 | Bytes 0 [7:0] and 1 [15:8] of audio group B channel status for channels 1 and 2. | R | 0 | | 461h | ACSR1_2B_BYTE<br>2_3 | ACSR1_2B_2 | 15-0 | Bytes 2 [7:0] and 3 [15:8] of audio group B channel status for channels 1 and 2. | R | 0 | | 462h | ACSR1_2B_BYTE<br>4_5 | ACSR1_2B_4 | 15-0 | Bytes 4 [7:0] and 5 [15:8] of audio group B channel status for channels 1 and 2. | R | 0 | | 463h | ACSR1_2B_BYTE<br>6_7 | ACSR1_2B_6 | 15-0 | Bytes 6 [7:0] and 7 [15:8] of audio group B channel status for channels 1 and 2. | R | 0 | | 464h | ACSR1_2B_BYTE<br>8_9 | ACSR1_2B_8 | 15-0 | Bytes 8 [7:0] and 9 [15:8] of audio group B channel status for channels 1 and 2. | R | 0 | | 465h | ACSR1_2B_BYTE<br>10_11 | ACSR1_2B_10 | 15-0 | Bytes 10 [7:0] and 11 [15:8] of<br>audio group B channel status for<br>channels 1 and 2. | R | 0 | | 466h | ACSR1_2B_BYTE<br>12_13 | ACSR1_2B_12 | 15-0 | Bytes 12 [7:0] and 13 [15:8] of audio group B channel status for channels 1 and 2. | R | 0 | | 467h | ACSR1_2B_BYTE<br>14_15 | ACSR1_2B_14 | 15-0 | Bytes 14 [7:0] and 15 [15:8] of audio group B channel status for channels 1 and 2. | R | 0 | | 468h | ACSR1_2B_BYTE<br>16_17 | ACSR1_2B_16 | 15-0 | Bytes 16 [7:0] and 17 [15:8] of audio group B channel status for channels 1 and 2. | R | 0 | | 469h | ACSR1_2B_BYTE<br>18_19 | ACSR1_2B_18 | 15-0 | Bytes 18 [7:0] and 19 [15:8] of<br>audio group B channel status for<br>channels 1 and 2. | R | 0 | | 46Ah | ACSR1_2B_BYTE<br>20_21 | ACSR1_2B_20 | 15-0 | Bytes 20 [7:0] and 21 [15:8] of<br>audio group B channel status for<br>channels 1 and 2. | R | 0 | Table 4-30: SD Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |----------------|-------------------------|-------------|------|------------------------------------------------------------------------------------------|-----|---------| | | ACCRA OR DVTF | RSVD | 15-8 | Reserved. | R/W | 0 | | 46Bh | ACSR1_2B_BYTE<br>22 | ACSR1_2B_22 | 7-0 | Byte 22 of audio group B channel status for channels 1 and 2. | R | 0 | | 46Ch -<br>46Fh | RSVD | RSVD | 15-0 | Reserved | R/W | 0 | | 470h | ACSR3_4B_BYTE<br>0_1 | ACSR3_4B_0 | 15-0 | Bytes 0 [7:0] and 1 [15:8] of audio group B channel status for channels 3 and 4. | R | 0 | | 471h | ACSR3_4B_BYTE<br>2_3 | ACSR3_4B_2 | 15-0 | Bytes 2 [7:0] and 3 [15:8] of audio group B channel status for channels 3 and 4. | R | 0 | | 472h | ACSR3_4B_BYTE<br>4_5 | ACSR3_4B_4 | 15-0 | Bytes 4 [7:0] and 5 [15:8] of audio group B channel status for channels 3 and 4. | R | 0 | | 473h | ACSR3_4B_BYTE<br>6_7 | ACSR3_4B_6 | 15-0 | Bytes 6 [7:0] and 7 [15:8] of audio group B channel status for channels 3 and 4. | R | 0 | | 474h | ACSR3_4B_BYTE<br>8_9 | ACSR3_4B_8 | 15-0 | Bytes 8 [7:0] and 9 [15:8] of audio group B channel status for channels 3 and 4. | R | 0 | | 475h | ACSR3_4B_BYTE<br>10_11 | ACSR3_4B_10 | 15-0 | Bytes 10 [7:0] and 11 [15:8] of audio group B channel status for channels 3 and 4. | R | 0 | | 476h | ACSR3_4B_BYTE<br>12_13 | ACSR3_4B_12 | 15-0 | Bytes 12 [7:0] and 13 [15:8] of audio group B channel status for channels 3 and 4. | R | 0 | | 477h | ACSR3_4B_BYTE<br>14_15 | ACSR3_4B_14 | 15-0 | Bytes 14 [7:0] and 15 [15:8] of audio group B channel status for channels 3 and 4. | R | 0 | | 478h | ACSR3_4A_BYTE<br>16_17 | ACSR3_4B_16 | 15-0 | Bytes 16 [7:0] and 17 [15:8] of<br>audio group B channel status for<br>channels 3 and 4. | R | 0 | | 479h | ACSR3_4A_BYTE<br>18_19 | ACSR3_4B_18 | 15-0 | Bytes 18 [7:0] and 19 [15:8] of<br>audio group B channel status for<br>channels 3 and 4. | R | 0 | | 47Ah | ACSR3_4A_BYTE<br>20_21 | ACSR3_4B_20 | 15-0 | Bytes 20 [7:0] and 21 [15:8] of<br>audio group B channel status for<br>channels 3 and 4. | R | 0 | | | Λ <i>C</i> CD2 //Λ DVTF | RSVD | 15-8 | Reserved | R/W | 0 | | 47Bh | ACSR3_4A_BYTE<br>22 | ACSR3_4B_22 | 7-0 | Byte 22 of audio group B channel status for channels 3 and 4. | R | 0 | | 47Ch -<br>47Fh | RSVD | RSVD | 15:0 | Reserved | R/W | 0 | Table 4-30: SD Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|---------------|-------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 480h | ACSR_BYTE_0 | ACSR_BYTE0 | 7-0 | Audio channel status to use when ACS_REGEN is set or when adding audio channel status to non-AES/EBU audio. 8 bits per register for 23 registers. | R | 0 | | 481h | ACSR_BYTE_1 | ACSR_BYTE1 | 7-0 | - | W | 0 | | 482h | ACSR_BYTE_2 | ACSR_BYTE2 | 7-0 | _ | W | 0 | | 483h | ACSR_BYTE_3 | ACSR_BYTE3 | 7-0 | _ | W | 0 | | 484h | ACSR_BYTE_4 | ACSR_BYTE4 | 7-0 | - | W | 0 | | 485h | ACSR_BYTE_5 | ACSR_BYTE5 | 7-0 | - | W | 0 | | 486h | ACSR_BYTE_6 | ACSR_BYTE6 | 7-0 | - | W | 0 | | 487h | ACSR_BYTE_7 | ACSR_BYTE7 | 7-0 | - | W | 0 | | 488h | ACSR_BYTE_8 | ACSR_BYTE8 | 7-0 | - | W | 0 | | 489h | ACSR_BYTE_9 | ACSR_BYTE9 | 7-0 | - | W | 0 | | 48Ah | ACSR_BYTE_10 | ACSR_BYTE10 | 7-0 | - | W | 0 | | 48Bh | ACSR_BYTE_11 | ACSR_BYTE11 | 7-0 | - | W | 0 | | 48Ch | ACSR_BYTE_12 | ACSR_BYTE12 | 7-0 | - | W | 0 | | 48Dh | ACSR_BYTE_13 | ACSR_BYTE13 | 7-0 | - | W | 0 | | 48Eh | ACSR_BYTE_14 | ACSR_BYTE14 | 7-0 | - | W | 0 | | 48Fh | ACSR_BYTE_15 | ACSR_BYTE15 | 7-0 | - | W | 0 | | 490h | ACSR_BYTE_16 | ACSR_BYTE16 | 7-0 | - | W | 0 | | 491h | ACSR_BYTE_17 | ACSR_BYTE17 | 7-0 | - | W | 0 | | 492h | ACSR_BYTE_18 | ACSR_BYTE18 | 7-0 | - | W | 0 | | 493h | ACSR_BYTE_19 | ACSR_BYTE19 | 7-0 | - | W | 0 | | 494h | ACSR_BYTE_20 | ACSR_BYTE20 | 7-0 | - | R/W | 0 | | 495h | ACSR_BYTE_21 | ACSR_BYTE21 | 7-0 | _ | R/W | 0 | | 496h | ACSR_BYTE_22 | ACSR_BYTE22 | 7-0 | - | R/W | 0 | ### 4.21.3 HD and 3G Audio Core Registers **Note**: The GS2971A only accepts write/read commands to/from the HD/3G Audio Register Map when the audio core is locked to the incoming HD or 3G video format. Table 4-31: HD and 3G Audio Core Configuration and Status Registers | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|---------------|----------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | | | ECC_OFF | 15 | Disables ECC error correction. | R/W | 0 | | | | ALL_DEL | 14 | Selects deletion of all audio data<br>and all audio control packets<br>0: Do not delete existing audio<br>control packets<br>1: Delete existing audio control<br>packets. | R/W | 0 | | | | MUTE_ALL | 13 | Mute all output channels<br>0: Normal<br>1: Muted | R/W | 0 | | | | ACS_USE_SECOND | 12 | Extract Audio Channel Status from second channel pair. | R/W | 0 | | | | ASWLB | 11-10 | Secondary group output word<br>length.<br>00: 24 bits<br>01: 20 bits<br>10: 16 bits<br>11: invalid | R/W | 3 | | 200h | CFG_AUD | ASWLA | 9-8 | Primary group output word length. 00: 24 bits 01: 20 bits 10: 16 bits 11: invalid | R/W | 3 | | | | АМВ | 7-6 | Secondary group output format selector. 00: AES/EBU audio output 01: Serial audio output: left justified MSB first 10: Serial audio output: right justified. MSB first 11: I2S serial audio output | R/W | 3 | | | | AMA | 5-4 | Primary group output format<br>selector.<br>00: AES/EBU audio output<br>01: Serial audio output: left<br>justified MSB first<br>10: Serial audio output: right<br>justified MSB first<br>11: I2S serial audio output | R/W | 3 | Table 4-31: HD and 3G Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|---------------|-------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------| | | | IDB | 3-2 | Specifies the Secondary audio group to extract. 00: Audio group #1 01: Audio group #2 10: Audio group #3 11: Audio group #4 Note: Should IDA and IDB be set to the same value, they automatically revert to their default values. | R/W | 1 | | 200h | CFG_AUD | IDA | 1-0 | Specifies the Primary audio group to extract. 00: Audio group #1 01: Audio group #2 10: Audio group #3 11: Audio group #4 Note: Should IDA and IDB be set to the same value, they automatically revert to their default values. | R/W | 0 | | | | RSVD | 15-8 | Reserved. | R/W | 0 | | | | DBNB_ERR | 7 | Set when Secondary group audio<br>Data Block Number sequence is<br>discontinuous. | ROCW | 0 | | | | DBNA_ERR | 6 | Set when Primary group audio<br>Data Block Number sequence is<br>discontinuous. | ROCW | 0 | | | | CTRB_DET | 5 | Set when Secondary group audio control packet is detected. | ROCW | 0 | | 201h | ACS_DET | CTRA_DET | 4 | Set when Primary group audio control packet is detected. | ROCW | 0 | | | | ACS_DET3_4B | 3 | Secondary group audio status detected for channels 3 and 4. | ROCW | 0 | | | | ACS_DET1_2B | 2 | Secondary group audio status detected for channels 1 and 2. | ROCW | 0 | | | | ACS_DET3_4A | 1 | Primary group audio status detected for channels 3 and 4. | ROCW | 0 | | | | ACS_DET1_2A | 0 | Primary group audio status detected for channels 1 and 2. | ROCW | 0 | Table 4-31: HD and 3G Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|---------------|----------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------| | | | RSVD | 15-9 | Reserved. | R | 0 | | | | IDB_READBACK | 8-7 | Actual value of IDB in the hardware. | R | 1 | | | | IDA_READBACK | 6-5 | Actual value of IDA in the hardware. | R | 0 | | | | ADPG4_DET | 4 | Set while Group 4 audio data packets are detected. | R | 0 | | 202h | AUD_DET1 | ADPG3_DET | 3 | Set while Group 3 audio data packets are detected. | R | 0 | | | | ADPG2_DET | 2 | Set while Group 2 audio data packets are detected. | R | 0 | | | | ADPG1_DET | 1 | Set while Group 1 audio data packets are detected. | R | 0 | | | | ACS_APPLY_WAIT | 0 | ACS_APPLY_WAIT: Set while output channels 1 and 2 are waiting for a status boundary to apply the ACSR[183:0] data. | R | 0 | | | | RSVD | 15-2 | Reserved. | R/W | 0 | | 203h | AUD_DET2 | ECCA_ERROR | 1 | Primary group audio data packet error detected. | ROCW | 0 | | | | ECCB_ERROR | 0 | Secondary group audio data packet error detected. | ROCW | 0 | | | | RSVD | 15-2 | Reserved. | R/W | 0 | | 204h | REGEN | ACS_APPLY | 1 | Cause channel status data in ACSR[183:0] to be transferred to the channel status replacement mechanism. The transfer does not occur until the next status boundary. | R/W | 0 | | | | | | Specifies that Audio Channel Status of all channels should be replaced with ACSR[183:0] field. | D.0.4 | | | | | ACS_REGEN | 0 | 0: Do not replace Channel Status<br>1: Replace Channel Status of all<br>channels | R/W | 0 | | | | RSVD | 15 | Reserved. | R/W | 0 | | 205h | CH_MUTE | MUTEB | 7-4 | Mute Secondary output channels 41 Where bits 7:4 = channel 4:1 1: Mute 0: Normal | R/W | 0 | | 20311 | | MUTEA | 3-0 | Mute Primary output channels 41 Where bits 3:0 = channel 4:1 1: Mute | R/W | 0 | Table 4-31: HD and 3G Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|---------------|------------|------|-------------------------------------------------|-----|---------| | | | RSVD | 15-8 | Reserved. | R/W | 0 | | | | CH4_VALIDB | 7 | Secondary group channel 4 sample validity flag. | R | 0 | | | | CH3_VALIDB | 6 | Secondary group channel 3 sample validity flag. | R | 0 | | | | CH2_VALIDB | 5 | Secondary group channel 2 sample validity flag. | R | 0 | | 206h | CH_VALID | CH1_VALIDB | 4 | Secondary group channel 1 sample validity flag. | R | 0 | | | | CH4_VALIDA | 3 | Primary group channel 4 sample validity flag. | R | 0 | | | | CH3_VALIDA | 2 | Primary group channel 3 sample validity flag. | R | 0 | | | | CH2_VALIDA | 1 | Primary group channel 2 sample validity flag. | R | 0 | | | | CH1_VALIDA | 0 | Primary group channel 1 sample validity flag. | R | 0 | Table 4-31: HD and 3G Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|-------------------------|------------------|-----|-----------------------------------------------------------------------------|-----|---------| | | | RSVD | 15 | Reserved. | R/W | 0 | | | | EN_MISSING_PHASE | 14 | Asserts AUDIO_ERROR when chosen group's phase data (Reg 9 bit 2) is missing | R/W | 0 | | | | EN_ACS_DET3_4B | 13 | Asserts AUDIO_ERROR when ACS_DET3_4B flag (Reg 201 bit 3) is set. | R/W | 0 | | | | EN_ACS_DET1_2B | 12 | Asserts AUDIO_ERROR when ACS_DET1_2B (Reg 201 bit 2) flag is set. | R/W | 0 | | | | EN_ACS_DET3_4A | 11 | Asserts AUDIO_ERROR when ACS_DET3_4A (Reg 201 bit 1) flag is set. | R/W | 0 | | | | EN_ACS_DET1_2A | 10 | Asserts AUDIO_ERROR when ACS_DET1_2A (Reg 201 bit 0) flag is set. | R/W | 0 | | | | EN_CTRB_DET | 9 | Asserts AUDIO_ERROR when CTRB_DET (Reg 201 bit 5) flag is set. | R/W | 0 | | | HD AHDIO EDD | EN_CTRA_DET | 8 | Asserts AUDIO_ERROR when CTRA_DET (Reg 201 bit 4) flag is set. | R/W | 0 | | 207h | HD_AUDIO_ERR<br>OR_MASK | EN_DBNB_ERR | 7 | Asserts AUDIO_ERROR when DBNB_ERR (Reg 201 bit 7) flag is set. | R/W | 0 | | | | EN_DBNA_ERR | 6 | Asserts AUDIO_ERROR when DBNA_ERR (Reg 201 bit 6 flag is set. | R/W | 0 | | | | EN_ECCB_ERR | 5 | Asserts AUDIO_ERROR when ECCB_ERR (Reg 203 bit 0) flag is set. | R/W | 0 | | | | EN_ECCA_ERR | 4 | Asserts AUDIO_ERROR when ECCA_ERR (Reg 203 bit 1) flag is set. | R/W | 0 | | | | EN_ADPG4_DET | 3 | Asserts AUDIO_ERROR when ADPG4_DET (Reg 202 bit 4) flag is set. | R/W | 0 | | | | EN_ADPG3_DET | 2 | Asserts AUDIO_ERROR when ADPG3_DET (Reg 202 bit 3) flag is set. | R/W | 0 | | | | EN_ADPG2_DET | 1 | Asserts AUDIO_ERROR when ADPG2_DET (Reg 202 bit 2) flag is set. | R/W | 0 | | | | EN_ADPG1_DET | 0 | Asserts AUDIO_ERROR when ADPG1_DET (Reg 202 bit 1) flag is set. | R/W | 0 | Table 4-31: HD and 3G Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|---------------|----------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | | | RSVD | 15-11 | Reserved. | R/W | 0 | | | | SEL_PHASE_SRC | 10 | Selects between the Primary and Secondary embedded phase info. | R/W | 0 | | | | LSB_FIRSTB | 9 | Causes the Secondary group serial output formats to use LSB first. | R/W | 0 | | | | LSB_FIRSTA | 8 | Causes the Primary group serial output formats to use LSB first. | R/W | 0 | | | | FORCE_M | 7 | Disables M value detection and forces M value to that specified by FORCE_MEQ1001. | R/W | 0 | | | | FORCE_MEQ1001 | 6 | Specifies M value when FORCE_M is set. 1: M= 1.001 0: M = 1.000 | R/W | 0 | | 208h | CFG_AUD_2 | IGNORE_PHASE | 5 | Causes the Demultiplexer to ignore the embedded clock info in both the Primary and Secondary group audio data packets. Clock is generated based on the video format and M value. | R/W | 0 | | | | FORCE_ACLK128 | 4 | Causes the core to ignore embedded clock info and derive phase information from ACLK128. | R/W | 0 | | | | RSVD | 3 | Reserved | R/W | 0 | | | | RSVD | 2 | Reserved | R/W | 0 | | | | EN_NO_PHASEB | 1 | Asserts AUDIO_ERROR when NO_PHASEB_DATA (Reg 209 bit 1) is set. | R/W | 0 | | | | EN_NO_PHASEA | 0 | Asserts AUDIO_ERROR when NO_PHASEA_DATA (Reg 209 bit 0) is set. | R/W | 0 | | | | RSVD | 15-3 | Reserved. | R/W | 0 | | | | MISSING_PHASE | 2 | Embedded phase info for chosen group missing or incorrect. | R | 0 | | 209h | CFG_AUD_3 | NO_PHASEB_DATA | 1 | Secondary group has invalid embedded clock information. | R | 0 | | | | NO_PHASEA_DATA | 0 | Primary group has invalid embedded clock information. | R | 0 | Table 4-31: HD and 3G Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |----------------|---------------|----------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | | | RSVD | 15-12 | Reserved. | R | 0 | | 20Ah | OUTPUT_SEL_1 | OP4_SRC | 11-9 | Output channel 4 source selector. 000: Primary audio group channel 1 001: Primary audio group channel 2 010: Primary audio group channel 3 011: Primary audio group channel 4 100: Secondary audio group channel 1 101: Secondary audio group channel 2 110: Secondary audio group channel 3 111: Secondary audio group channel 3 | R/W | 3 | | | | OP3_SRC | 8-6 | Output channel 3 source selector (Decode as above). | R/W | 2 | | | | OP2_SRC | 5-3 | Output channel 2 source selector (Decode as above). | R/W | 1 | | | | OP1_SRC | 2-0 | Output channel 1 source selector (Decode as above). | R/W | 0 | | | | RSVD | 15-12 | Reserved. | R/W | 0 | | 20Bh | OUTPUT_SEL_2 | OP8_SRC | 11-9 | Output channel 8 source selector. 000: Primary audio group channel 1 001: Primary audio group channel 2 010: Primary audio group channel 3 011: Primary audio group channel 4 100: Secondary audio group channel 1 101: Secondary audio group channel 2 110: Secondary audio group channel 3 111: Secondary audio group channel 4 | R/W | 7 | | | | OP7_SRC | 8-6 | Output channel 7 source selector (Decode as above). | R/W | 6 | | | | OP6_SRC | 5-3 | Output channel 6 source selector (Decode as above). | R/W | 5 | | | | OP5_SRC | 2-0 | Output channel 5 source selector (Decode as above). | R/W | 4 | | 20Ch -<br>21Fh | RSVD | RSVD | - | Reserved. | - | - | | | | RSVD | 15-9 | Reserved. | R/W | 0 | | 220h | AFNA | AFNA | 8-0 | Primary group audio frame number. | R | 0 | Table 4-31: HD and 3G Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |----------------|----------------------|-----------|------|-----------------------------------------------------------------|-----|---------| | | | RSVD | 15-4 | Reserved. | R/W | 0 | | 221h | RATEA | RATEA | 3-1 | Primary group sampling frequency for channels 1 and 2. | R | 0 | | | | ASXA | 0 | Primary group asynchronous mode for channels 1 and 2. | R | 0 | | 222h | АСТА | RSVD | 15-4 | Reserved. | R/W | 0 | | 22211 | ACIA | ACTA | 3-0 | Primary group active channels. | R | 0 | | | | RSVD | 15-9 | Reserved. | R/W | 0 | | 223h | PRIM_AUD<br>_DELAY_1 | DEL1_2A_1 | 8-1 | Primary Audio group delay data for channels 1 and 2 [7:0]. | R | 0 | | | | EBIT1_2A | 0 | Primary Audio group delay data valid flag for channels 1 and 2. | R | 0 | | | PRIM AUD | RSVD | 15-9 | Reserved. | R/W | 0 | | 224h | _DELAY_2 | DEL1_2A_2 | 8-0 | Primary Audio group delay data for channels 1 and 2 [16:8]. | R | 0 | | | DDIM ALID | RSVD | 15-9 | Reserved. | R/W | 0 | | 225h | PRIM_AUD<br>_DELAY_3 | DEL1_2A_3 | 8-0 | Primary Audio group delay data for channels 1 and 2 [25:17]. | R | 0 | | | | RSVD | 15-9 | Reserved. | R/W | 0 | | 226h | PRIM_AUD<br>_DELAY_4 | DEL3_4A_4 | 8-1 | Primary Audio group delay data for channels 3 and 4 [7:0]. | R | 0 | | | | EBIT3_4A | 0 | Primary Audio group delay data valid flag for channels 3 and 4. | R | 0 | | | PRIM AUD | RSVD | 15-9 | Reserved. | R/W | 0 | | 227h | _DELAY_5 | DEL3_4A_5 | 8-0 | Primary Audio group delay data for channels 3 and 4 [16:8]. | R | 0 | | | DDIM ALID | RSVD | 15-9 | Reserved. | R/W | 0 | | 228h | PRIM_AUD<br>_DELAY_6 | DEL3_4A_6 | 8-0 | Primary Audio group delay data for channels 3 and 4 [25:17]. | R | 0 | | 229h -<br>22Fh | RSVD | RSVD | _ | Reserved. | R/W | 0 | | | | RSVD | 15-9 | Reserved. | R/W | 0 | | 230h | AFNB | AFNB | 8-0 | Secondary group audio frame number. | R | 0 | | | | RSVD | 15-4 | Reserved. | R/W | 0 | | 231h | RATEB | RATEB | 3-1 | Secondary group sampling frequency for channels 1 and 2. | R | 0 | | | | ASXB | 0 | Secondary group asynchronous mode for channels 1 and 2. | R | 0 | Table 4-31: HD and 3G Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |----------------|----------------------|------------|------|----------------------------------------------------------------------------------------|-----|---------| | 2226 | ACTR | RSVD | 15-4 | Reserved. | R/W | 0 | | 232h | ACTB | АСТВ | 3-0 | Secondary group active channels. | R | 0 | | | | RSVD | 15-9 | Reserved. | R/W | 0 | | 233h | SEC_AUD_DELAY<br>_1 | DEL1_2B_1 | 8-1 | Secondary Audio group delay data valid flag for channels 1 and 2. | R | 0 | | | | EBIT1_2B | 0 | Secondary Audio group delay data for channels 1 and 2 [7:0]. | R | 0 | | | SEC ALID DELAY | RSVD | 15-9 | Reserved. | R/W | 0 | | 234h | SEC_AUD_DELAY<br>_2 | DEL1_2B_2 | 8-0 | Secondary Audio group delay data for channels 1 and 2 [16:8]. | R | 0 | | | SEC_AUD_DELAY | RSVD | 15-9 | Reserved. | R/W | 0 | | 235h | _3 | DEL1_2B_3 | 8-0 | Secondary Audio group delay data for channels 1 and 2 [25:17]. | R | 0 | | | | RSVD | 15-9 | Reserved. | R/W | 0 | | 236h | SEC_AUD_DELAY<br>_4 | DEL3_4B_4 | 8-1 | Secondary Audio group delay data for channels 3 and 4 [7:0]. | R | 0 | | | | EBIT3_4B | 0 | Secondary Audio group delay data valid flag for channels 3 and 4. | R | 0 | | | SEC ALID DELAY | RSVD | 15-9 | Reserved. | R/W | 0 | | 237h | SEC_AUD_DELAY<br>_5 | DEL3_4B_5 | 8-0 | Secondary Audio group delay data for channels 3 and 4 [16:8]. | R | 0 | | | SEC_AUD_DELAY | RSVD | 15-9 | Reserved. | R/W | 0 | | 238h | _6 | DEL3_4B_6 | 8-0 | Secondary Audio group delay data for channels 3 and 4 [25:17]. | R | 0 | | 239h -<br>23Fh | RSVD | RSVD | _ | Reserved. | R/W | 0 | | 240h | ACSR1_2A_BYTE<br>0_1 | ACSR1_2A_0 | 15-0 | Bytes 0 [7:0] and 1 [15:8] of audio group A channel status for channels 1 and 2. | R | 0 | | 241h | ACSR1_2A_BYTE<br>2_3 | ACSR1_2A_2 | 15-0 | Bytes 2 [7:0] and 3 [15:8] of audio group A channel status for channels 1 and 2. | R | 0 | | 242h | ACSR1_2A_BYTE<br>4_5 | ACSR1_2A_4 | 15-0 | Bytes 4 [7:0] and 5 [15:8] of audio group A channel status for channels 1 and 2. | R | 0 | | 243h | ACSR1_2A_BYTE<br>6_7 | ACSR1_2A_6 | 15-0 | Bytes 6 [7:0] and 7 [15:8] of audio<br>group A channel status for<br>channels 1 and 2. | R | 0 | | 244h | ACSR1_2A_BYTE<br>8_9 | ACSR1_2A_8 | 15-0 | Bytes 8 [7:0] and 9 [15:8] of audio group A channel status for channels 1 and 2. | R | 0 | Table 4-31: HD and 3G Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |----------------|------------------------|-------------|------|------------------------------------------------------------------------------------------|-----|---------| | 245h | ACSR1_2A_BYTE<br>10_11 | ACSR1_2A_10 | 15-0 | Bytes 10 [7:0] and 11 [15:8] of audio group A channel status for channels 1 and 2. | R | 0 | | 246h | ACSR1_2A_BYTE<br>12_13 | ACSR1_2A_12 | 15-0 | Bytes 12 [7:0] and 13 [15:8] of audio group A channel status for channels 1 and 2. | R | 0 | | 247h | ACSR1_2A_BYTE<br>14_15 | ACSR1_2A_14 | 15-0 | Bytes 14 [7:0] and 15 [15:8] of audio group A channel status for channels 1 and 2. | R | 0 | | 248h | ACSR1_2A_BYTE<br>16_17 | ACSR1_2A_16 | 15-0 | Bytes 16 [7:0] and 17 [15:8] of audio group A channel status for channels 1 and 2. | R | 0 | | 249h | ACSR1_2A_BYTE<br>18_19 | ACSR1_2A_18 | 15-0 | Bytes 18 [7:0] and 19 [15:8] of audio group A channel status for channels 1 and 2. | R | 0 | | 24Ah | ACSR1_2A_BYTE<br>20_21 | ACSR1_2A_20 | 15-0 | Bytes 20 [7:0] and 21 [15:8] of audio group A channel status for channels 1 and 2. | R | 0 | | | ACSR1_2A_BYTE | RSVD | 15-8 | Reserved. | R/W | 0 | | 24Bh | 22<br>22 | ACSR1_2A_22 | 7-0 | Byte 22 of audio group A channel status for channels 1 and 2. | R | 0 | | 24Ch -<br>24Fh | RSVD | RSVD | 15-0 | Reserved. | R/W | 0 | | 250h | ACSR3_4A_BYTE<br>0_1 | ACSR3_4A_0 | 15-0 | Bytes 0 [7:0] and 1 [15:8] of audio group A channel status for channels 3 and 4. | R | 0 | | 251h | ACSR3_4A_BYTE<br>2_3 | ACSR3_4A_2 | 15-0 | Bytes 2 [7:0] and 3 [15:8] of audio group A channel status for channels 3 and 4. | R | 0 | | 252h | ACSR3_4A_BYTE<br>4_5 | ACSR3_4A_4 | 15-0 | Bytes 4 [7:0] and 5 [15:8] of audio group A channel status for channels 3 and 4. | R | 0 | | 253h | ACSR3_4A_BYTE<br>6_7 | ACSR3_4A_6 | 15-0 | Bytes 6 [7:0] and 7 [15:8] of audio group A channel status for channels 3 and 4. | R | 0 | | 254h | ACSR3_4A_BYTE<br>8_9 | ACSR3_4A_8 | 15-0 | Bytes 8 [7:0] and 9 [15:8] of audio group A channel status for channels 3 and 4. | R | 0 | | 255h | ACSR3_4A_BYTE<br>10_11 | ACSR3_4A_10 | 15-0 | Bytes 10 [7:0] and 11 [15:8] of audio<br>group A channel status for<br>channels 3 and 4. | R | 0 | | 256h | ACSR3_4A_BYTE<br>12_13 | ACSR3_4A_12 | 15-0 | Bytes 12 [7:0] and 13 [15:8] of audio<br>group A channel status for<br>channels 3 and 4. | R | 0 | | 257h | ACSR3_4A_BYTE<br>14_15 | ACSR3_4A_14 | 15-0 | Bytes 14 [7:0] and 15 [15:8] of audio<br>group A channel status for<br>channels 3 and 4. | R | 0 | Table 4-31: HD and 3G Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |----------------|------------------------|-------------|------|------------------------------------------------------------------------------------|-----|---------| | 258h | ACSR3_4A_BYTE<br>16_17 | ACSR3_4A_16 | 15-0 | Bytes 16 [7:0] and 17 [15:8] of audio group A channel status for channels 3 and 4. | R | 0 | | 259h | ACSR3_4A_BYTE<br>18_19 | ACSR3_4A_18 | 15-0 | Bytes 18 [7:0] and 19 [15:8] of audio group A channel status for channels 3 and 4. | R | 0 | | 25Ah | ACSR3_4A_BYTE<br>20_21 | ACSR3_4A_20 | 15-0 | Bytes 20 [7:0] and 21 [15:8] of audio group A channel status for channels 3 and 4. | R | 0 | | | ACSR3_4A_BYTE | RSVD | 15-8 | Reserved. | R/W | 0 | | 25Bh | 22 | ACSR3_4A_22 | 7-0 | Byte 22 of audio group A channel status for channels 3 and 4. | R | 0 | | 25Ch -<br>25Fh | RSVD | RSVD | 15-0 | Reserved. | R/W | 0 | | 260h | ACSR1_2B_BYTE<br>0_1 | ACSR1_2B_0 | 15-0 | Bytes 0 [7:0] and 1 [15:8] of audio group B channel status for channels 1 and 2. | R | 0 | | 261h | ACSR1_2B_BYTE<br>2_3 | ACSR1_2B_2 | 15-0 | Bytes 2 [7:0] and 3 [15:8] of audio group B channel status for channels 1 and 2. | R | 0 | | 262h | ACSR1_2B_BYTE<br>4_5 | ACSR1_2B_4 | 15-0 | Bytes 4 [7:0] and 5 [15:8] of audio group B channel status for channels 1 and 2. | R | 0 | | 263h | ACSR1_2B_BYTE<br>6_7 | ACSR1_2B_6 | 15-0 | Bytes 6 [7:0] and 7 [15:8] of audio group B channel status for channels 1 and 2. | R | 0 | | 264h | ACSR1_2B_BYTE<br>8_9 | ACSR1_2B_8 | 15-0 | Bytes 8 [7:0] and 9 [15:8] of audio group B channel status for channels 1 and 2. | R | 0 | | 265h | ACSR1_2B_BYTE<br>10_11 | ACSR1_2B_10 | 15-0 | Bytes 10 [7:0] and 11 [15:8] of audio group B channel status for channels 1 and 2. | R | 0 | | 266h | ACSR1_2B_BYTE<br>12_13 | ACSR1_2B_12 | 15-0 | Bytes 12 [7:0] and 13 [15:8] of audio group B channel status for channels 1 and 2. | R | 0 | | 267h | ACSR1_2B_BYTE<br>14_15 | ACSR1_2B_14 | 15-0 | Bytes 14 [7:0] and 15 [15:8] of audio group B channel status for channels 1 and 2. | R | 0 | | 268h | ACSR1_2B_BYTE<br>16_17 | ACSR1_2B_16 | 15-0 | Bytes 16 [7:0] and 17 [15:8] of audio group B channel status for channels 1 and 2. | R | 0 | | 269h | ACSR1_2B_BYTE<br>18_19 | ACSR1_2B_18 | 15-0 | Bytes 18 [7:0] and 19 [15:8] of audio group B channel status for channels 1 and 2. | R | 0 | | 26Ah | ACSR1_2B_BYTE<br>20_21 | ACSR1_2B_20 | 15-0 | Bytes 20 [7:0] and 21 [15:8] of audio group B channel status for channels 1 and 2. | R | 0 | Table 4-31: HD and 3G Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |----------------|------------------------|-------------|------|------------------------------------------------------------------------------------|-----|---------| | | ACSR1_2B_BYTE | RSVD | 15-8 | Reserved. | R/W | 0 | | 26Bh | 22 | ACSR1_2B_22 | 7-0 | Byte 22 of audio group B channel status for channels 1 and 2. | R | 0 | | 26Ch -<br>26Fh | RSVD | RSVD | 15-0 | Reserved. | R/W | 0 | | 270h | ACSR3_4B_BYTE<br>0_1 | ACSR3_4B_0 | 15-0 | Bytes 0 [7:0] and 1 [15:8] of audio group B channel status for channels 3 and 4. | R | 0 | | 271h | ACSR3_4B_BYTE<br>2_3 | ACSR3_4B_2 | 15-0 | Bytes 2 [7:0] and 3 [15:8] of audio group B channel status for channels 3 and 4. | R | 0 | | 272h | ACSR3_4B_BYTE<br>4_5 | ACSR3_4B_4 | 15-0 | Bytes 4 [7:0] and 5 [15:8] of audio group B channel status for channels 3 and 4. | R | 0 | | 273h | ACSR3_4B_BYTE<br>6_7 | ACSR3_4B_6 | 15-0 | Bytes 6 [7:0] and 7 [15:8] of audio group B channel status for channels 3 and 4. | R | 0 | | 274h | ACSR3_4B_BYTE<br>8_9 | ACSR3_4B_8 | 15-0 | Bytes 8 [7:0] and 9 [15:8] of audio group B channel status for channels 3 and 4. | R | 0 | | 275h | ACSR3_4B_BYTE<br>10_11 | ACSR3_4B_10 | 15-0 | Bytes 10 [7:0] and 11 [15:8] of audio group B channel status for channels 3 and 4. | R | 0 | | 276h | ACSR3_4B_BYTE<br>12_13 | ACSR3_4B_12 | 15-0 | Bytes 12 [7:0] and 13 [15:8] of audio group B channel status for channels 3 and 4. | R | 0 | | 277h | ACSR3_4B_BYTE<br>14_15 | ACSR3_4B_14 | 15-0 | Bytes 14 [7:0] and 15 [15:8] of audio group B channel status for channels 3 and 4. | R | 0 | | 278h | ACSR3_4B_BYTE<br>16_17 | ACSR3_4B_16 | 15-0 | Bytes 16 [7:0] and 17 [15:8] of audio group B channel status for channels 3 and 4. | R | 0 | | 279h | ACSR3_4B_BYTE<br>18_19 | ACSR3_4B_18 | 15-0 | Bytes 18 [7:0] and 19 [15:8] of audio group B channel status for channels 3 and 4. | R | 0 | | 27Ah | ACSR3_4B_BYTE<br>20_21 | ACSR3_4B_20 | 15-0 | Bytes 20 [7:0] and 21 [15:8] of audio group B channel status for channels 3 and 4. | R | 0 | | | ACSR3_4B_BYTE | RSVD | 15-8 | Reserved. | R/W | 0 | | 27Bh | 22 | ACSR3_4B_22 | 7-0 | Byte 22 of audio group B channel status for channels 3 and 4. | R | 0 | | 27Ch -<br>27Fh | RSVD | RSVD | 15-0 | Reserved. | R/W | 0 | Table 4-31: HD and 3G Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|---------------|----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | | | RSVD | 15-8 | Reserved. | R/W | 0 | | 280h | ACSR_BYTE_0 | ACSR0 | 7-0 | Audio channel status to use when ACS_REGEN is set or when adding audio channel status to non-AES/EBU audio. 8 bits per register starting at register 280h and ending at register 296h. | W | 0 | | | | RSVD | 15-8 | Reserved. | R/W | 0 | | 281h | ACSR_BYTE_1 | ACSR1 | 7-0 | Audio channel status to use when ACS_REGEN is set or when adding audio channel status to non-AES/EBU audio. 8 bits per register starting at register 280h and ending at register 296h. | w | 0 | | | | RSVD | 15-8 | Reserved. | R/W | 0 | | 282h | ACSR_BYTE_2 | ACSR2 | 7-0 | Audio channel status to use when ACS_REGEN is set or when adding audio channel status to non-AES/EBU audio. 8 bits per register starting at register 280h and ending at register 296h. | w | 0 | | | | RSVD | 15-8 | Reserved. | R/W | 0 | | 283h | ACSR_BYTE_3 | ACSR3 | 7-0 | Audio channel status to use when ACS_REGEN is set or when adding audio channel status to non-AES/EBU audio. 8 bits per register starting at register 280h and ending at register 296h. | w | 0 | | | | RSVD | 15-8 | Reserved. | R/W | 0 | | 284h | ACSR_BYTE_4 | ACSR4 | 7-0 | Audio channel status to use when ACS_REGEN is set or when adding audio channel status to non-AES/EBU audio. 8 bits per register starting at register 280h and ending at register 296h. | w | 0 | | | | RSVD | 15-8 | Reserved. | R/W | 0 | | 285h | ACSR_BYTE_5 | ACSR5 | 7-0 | Audio channel status to use when ACS_REGEN is set or when adding audio channel status to non-AES/EBU audio. 8 bits per register starting at register 280h and ending at register 296h. | W | 0 | | | | RSVD | 15-8 | Reserved. | R/W | 0 | | 286h | ACSR_BYTE_6 | ACSR6 | 7-0 | Audio channel status to use when ACS_REGEN is set or when adding audio channel status to non-AES/EBU audio. 8 bits per register starting at register 280h and ending at register 296h. | W | 0 | Table 4-31: HD and 3G Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|---------------|----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------------| | | | RSVD | 15-8 | Reserved. | R/W | 0 | | 287h | ACSR_BYTE_7 | ACSR7 | 7-0 | Audio channel status to use when ACS_REGEN is set or when adding audio channel status to non-AES/EBU audio. 8 bits per register starting at register 280h and ending at register 296h. | W | 0 | | | | RSVD | 15-8 | Reserved. | R/W | 0 | | 288h | ACSR_BYTE_8 | ACSR8 | 7-0 | Audio channel status to use when ACS_REGEN is set or when adding audio channel status to non-AES/EBU audio. 8 bits per register starting at register 280h and ending at register 296h. | W | 0 | | | | RSVD | 15-8 | Reserved. | R/W | 0 | | 289h | ACSR_BYTE_9 | ACSR9 | 7-0 | Audio channel status to use when ACS_REGEN is set or when adding audio channel status to non-AES/EBU audio. 8 bits per register starting at register 280h and ending at register 296h. | w | 0 | | | | RSVD | 15-8 | Reserved. | R/W | 0 | | 28Ah | ACSR_BYTE_10 | ACSR10 | 7-0 | Audio channel status to use when ACS_REGEN is set or when adding audio channel status to non-AES/EBU audio. 8 bits per register starting at register 280h and ending at register 296h. | w | | | | | RSVD | 15-8 | Reserved. | R/W | 0 | | 28Bh | ACSR_BYTE_11 | ACSR11 | 7-0 | Audio channel status to use when ACS_REGEN is set or when adding audio channel status to non-AES/EBU audio. 8 bits per register starting at register 280h and ending at register 296h. | w | 0 | | | | RSVD | 15-8 | Reserved. | R/W | 0 | | 28Ch | ACSR_BYTE_12 | ACSR12 | 7-0 | Audio channel status to use when ACS_REGEN is set or when adding audio channel status to non-AES/EBU audio. 8 bits per register starting at register 280h and ending at register 296h. | W | 0 0 0 0 0 0 0 0 | | | | RSVD | 15-8 | Reserved. | R/W | 0 | | 28Dh | ACSR_BYTE_13 | ACSR13 | 7-0 | Audio channel status to use when ACS_REGEN is set or when adding audio channel status to non-AES/EBU audio. 8 bits per register starting at register 280h and ending at register 296h. | W | 0 | Table 4-31: HD and 3G Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|---------------|----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | | | RSVD | 15-8 | Reserved. | R/W | 0 | | 28Eh | ACSR_BYTE_14 | ACSR14 | 7-0 | Audio channel status to use when ACS_REGEN is set or when adding audio channel status to non-AES/EBU audio. 8 bits per register starting at register 280h and ending at register 296h. | W | 0 | | | | RSVD | 15-8 | Reserved. | R/W | 0 | | 28Fh | ACSR_BYTE_15 | ACSR15 | 7-0 | Audio channel status to use when ACS_REGEN is set or when adding audio channel status to non-AES/EBU audio. 8 bits per register starting at register 280h and ending at register 296h. | w | 0 | | | | RSVD | 15-8 | Reserved. | R/W | 0 | | 290h | ACSR_BYTE_16 | ACSR16 | 7-0 | Audio channel status to use when ACS_REGEN is set or when adding audio channel status to non-AES/EBU audio. 8 bits per register starting at register 280h and ending at register 296h. | w | 0 | | | | RSVD | 15-8 | Reserved. | R/W | 0 | | 291h | ACSR_BYTE_17 | ACSR17 | 7-0 | Audio channel status to use when ACS_REGEN is set or when adding audio channel status to non-AES/EBU audio. 8 bits per register starting at register 280h and ending at register 296h. | w | 0 | | | | RSVD | 15-8 | Reserved. | R/W | 0 | | 292h | ACSR_BYTE_18 | ACSR18 | 7-0 | Audio channel status to use when ACS_REGEN is set or when adding audio channel status to non-AES/EBU audio. 8 bits per register starting at register 280h and ending at register 296h. | w | 0 | | | | RSVD | 15-8 | Reserved. | R/W | 0 | | 293h | ACSR_BYTE_19 | ACSR19 | 7-0 | Audio channel status to use when ACS_REGEN is set or when adding audio channel status to non-AES/EBU audio. 8 bits per register starting at register 280h and ending at register 296h. | W | 0 | | | | RSVD | 15-8 | Reserved. | R/W | 0 | | 294h | ACSR_BYTE_20 | ACSR20 | 7-0 | Audio channel status to use when ACS_REGEN is set or when adding audio channel status to non-AES/EBU audio. 8 bits per register starting at register 280h and ending at register 296h. | W | 0 | Table 4-31: HD and 3G Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|---------------|----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | | | RSVD | 15-8 | Reserved. | R/W | 0 | | 295h | ACSR_BYTE_21 | ACSR21 | 7-0 | Audio channel status to use when ACS_REGEN is set or when adding audio channel status to non-AES/EBU audio. 8 bits per register starting at register 280h and ending at register 296h. | W | 0 | | | | RSVD | 15-8 | Reserved. | R/W | 0 | | 296h | ACSR_BYTE_22 | ACSR22 | 7-0 | Audio channel status to use when ACS_REGEN is set or when adding audio channel status to non-AES/EBU audio. 8 bits per register starting at register 280h and ending at register 296h. | W | 0 | | 297h | RSVD | RSVD | 15-0 | Reserved. | R | 29 | **Table 4-32: ANC Extraction FIFO Access Registers** | Address | Register Name | Bit | Description | R/W | Default | |----------------|-----------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 800h -<br>BFFh | ANC_PACKET_BANK | 15-0 | Extracted Ancillary Data 91024 words.<br>Bit 15-8: Most Significant Word (MSW).<br>Bit 7-0: Least Significant Word (LSW).<br>See Section 4.18.8. | R | 0 | Legend: R = Read only ROCW = Read Only, Clear on Write R/W = Read or Write W = Write only ### **4.22 JTAG Test Operation** When the JTAG/ $\overline{\text{HOST}}$ pin of the GS2971A is set HIGH, the host interface port is configured for JTAG test operation. In this mode, pins E7, F8, F7, and E8 become TDO, TCK, TMS, and TDI. In addition, the $\overline{\text{RESET\_TRST}}$ pin operates as the test reset pin. Boundary scan testing using the JTAG interface is enabled in this mode. There are two ways in which JTAG can be used: - 1. As a stand-alone JTAG interface to be used at in-circuit ATE (Automatic Test Equipment) during PCB assembly. - 2. Under control of a host processor for applications such as system power on self tests. When the JTAG tests are applied by ATE, care must be taken to disable any other devices driving the digital I/O pins. If the tests are to be applied only at ATE, this can be accomplished with tri-state buffers used in conjunction with the JTAG/ $\overline{\text{HOST}}$ input signal. This is shown in Figure 4-54. Figure 4-54: In-Circuit JTAG Alternatively, if the test capabilities are to be used in the system, the host processor may still control the JTAG/HOST input signal, but some means for tri-stating the host must exist in order to use the interface at ATE. This is represented in Figure 4-55. Figure 4-55: System JTAG Scan coverage is limited to digital pins only. There is no scan coverage for analog pins VCO, SDO/ $\overline{\text{SDO}}$ , RSET, LF, and CP\_RES. The JTAG/HOST pin must be held LOW during scan and therefore has no scan coverage. Please contact your Semtech representative to obtain the BSDL model for the GS2971A. ### 4.23 Device Power-up Because the GS2971A is designed to operate in a multi-voltage environment, any power-up sequence is allowed. The charge pump, phase detector, core logic, serial digital output and I/O buffers can all be powered up in any order. #### 4.24 Device Reset **Note**: At power-up, the device must be reset to operate correctly. In order to initialize all internal operating conditions to their default states, hold the $\overline{RESET\_TRST}$ signal LOW for a minimum of $t_{reset}$ = 1ms after all power supplies are stable. There are no requirements for power supply sequencing. When held in reset, all device outputs are driven to a high-impedance state. Figure 4-56: Reset Pulse ### 4.25 Standby Mode The STANDBY pin reduces power to a minimum by disabling all circuits except for the register configuration. Upon removal of the signal to the STANDBY pin, the device returns to its previous operating condition within 1 second, without requiring input from the host interface. **Note**: In standby mode or reset, the crystal buffer output remains enabled. This allows users to reset the GS2971A device without resetting other downstream devices that are using the same reference. This also allows users to put the GS2971A device in standby mode and still use the loop-through mode. # 5. Application Reference Design ### 5.1 High Gain Adaptive Cable Equalizers The GS2971A has an integrated adaptive cable equalizer. In order to extend the cable length that an equalizer will remain operational at, it is necessary for the equalizer to have high gain. A video cable equalizer must provide wide band gain over a range of frequencies in order to accommodate the range of data rates and signal patterns that are present in a SMPTE compliant serial video stream. Small levels of signal or noise present at the input pins of the GS2971A may cause chatter at the output. In order to prevent this from happening, particular attention must be paid to board layout. ### **5.2 PCB Layout** Special attention must be paid to component layout when designing Serial Digital Interfaces for HDTV. An FR-4 dielectric can be used, however, controlled impedance transmission lines are required for PCB traces longer than approximately 1cm. Note the following PCB artwork features used to optimize performance: - PCB trace width for 3Gb/s rate signals is closely matched to SMT component width to minimize reflections due to change in trace impedance. - The PCB ground plane is removed under the GS2971A input components to minimize parasitic capacitance. - High speed traces are curved to minimize impedance changes. # **5.3 Typical Application Circuit** Figure 5-1: Typical Application Circuit # 6. References & Relevant Standards **Table 6-1: SMPTE Standards Reference** | SMPTE ST 125 | Component video signal 4:2:2 – bit parallel interface | |--------------|-----------------------------------------------------------------------------------------------------| | SMPTE ST 259 | 10-bit 4:2:2 Component and 4fsc Composite Digital Signals - Serial Digital Interface | | SMPTE ST 260 | 1125 / 60 high definition production system – digital representation and bit parallel interface | | SMPTE ST 267 | Bit parallel digital interface – component video signal 4:2:2 16 x 9 aspect ratio | | SMPTE ST 272 | Formatting AES/EBU Audio and Auxiliary Data into Digital Video Ancillary<br>Data Space | | SMPTE ST 274 | 1920 x 1080 scanning analog and parallel digital interfaces for multiple picture rates | | SMPTE ST 291 | Ancillary Data Packet and Space Formatting | | SMPTE ST 292 | Bit-Serial Digital Interface for High-Definition Television Systems | | SMPTE ST 293 | 720 x 483 active line at 59.94Hz progressive scan production – digital representation | | SMPTE ST 296 | 1280 x 720 scanning, analog and digital representation and analog interface | | SMPTE ST 299 | 24-Bit Digital Audio Format for HDTV Bit-Serial Interface | | SMPTE ST 305 | Serial Data Transport Interface | | SMPTE ST 348 | High Data-Rate Serial Data Transport Interface (HD-SDTI) | | SMPTE ST 352 | Video Payload Identification for Digital Television Interfaces | | SMPTE ST 372 | Dual Link ST 292 Interface for 1920 x 1080 Picture Raster | | SMPTE ST 424 | Television - 3Gb/s Signal/Data Serial Interface | | SMPTE ST 425 | Television - 3Gb/s Signal/Data Serial Interface - Source Image Format<br>Mapping | | SMPTE RP 165 | Error Detection Checkwords and Status Flags for Use in Bit-Serial Digital Interfaces for Television | | SMPTE RP 168 | Definition of Vertical Interval Switching Point for Synchronous Video Switching | | CEA 861 | Video Timing Requirements | | | | # 7. Package & Ordering Information ### 7.1 Package Dimensions | | Symbol | Common Dimensions | | | |-----------------------------|--------|-------------------|---------------|--| | Package: | | | LBGA | | | Body Size: | X | E | 11.000 | | | body size. | Y | D | 11.000 | | | Rall Pitch: | X | eE | 1.000 | | | Ball Fitch. | Y | eD | 1.000 | | | Total Thickness: | | А | 1.700 MAX | | | Mold Thickness: | | М | 0.700 Ref. | | | Substrate Thickness: | | s | 0.360 Ref. | | | Ball Diameter: | | | 0.500 | | | Stand Off: | | A1 | 0.360 ~ 0.460 | | | Ball Width: | | ь | 0.440 ~ 0.640 | | | Package Edge Tolerance: | | aaa | 0.200 | | | Mold Flatness: | | bbb | 0.350 | | | Coplanarity: | | ccc | 0.200 | | | Ball Offset (package): | | ddd | 0.250 | | | Ball Offset (ball): | | eee | 0.100 | | | Ball Count: | | n | 100 | | | | Х | E1 | 9.000 | | | Edge Ball Center to Center: | Y | D1 | 9.000 | | | | | | | | Figure 7-1: Package Dimensions # 7.2 Packaging Data **Table 7-1: Packaging Data** | Parameter | Value | |----------------------------------------------------------------------|------------------------------------------------------------------------| | Package Type | 11mm x 11mm 100-ball LBGA | | Package Drawing<br>Reference | JEDEC M0192 (with exceptions noted in Package Dimensions on page 147). | | Moisture Sensitivity Level | 3 | | Junction to Case Thermal Resistance, $\theta_{j-c}$ | 15.4°C/W | | Junction to Air Thermal Resistance, $\theta_{j-a}$ (at zero airflow) | 37.1°C/W | | Junction to Board Thermal Resistance, $\theta_{j-b}$ | 26.4°C/W | | Psi, ψ | 0.4°C/W | | Pb-free and RoHS<br>Compliant | Yes | ### 7.3 Marking Diagram XXXX - Last 4 digits (excluding decimal) of SAP Batch Assembly (FIN) as listed on Packing Slip. E3 - Pb-free & Green indicator YYWW - Date Code Figure 7-2: GS2971A Marking Diagram # 7.4 Solder Reflow Profiles The GS2971A is available in a Pb-free package. It is recommended that the Pb-free package be soldered with Pb-free paste using the reflow profile shown in Figure 7-3. Figure 7-3: Pb-free Solder Reflow Profile ### 7.5 Ordering Information | Part Number | Package | Pb-free | Temperature Range | |------------------------------------|--------------|---------|-------------------| | GS2971AIBE3 | 100-ball BGA | Yes | -40°C to 85°C | | GS2971AIBTE3 (250pc tape and reel) | 100-ball BGA | Yes | -40°C to 85°C | ## DOCUMENT IDENTIFICATION FINAL DATA SHEET Information relating to this product and the application or design described herein is believed to be reliable, however such information is provided as a guide only and Semtech assumes no liability for any errors in this document, or for the application or design described herein. Semtech reserves the right to make changes to the product or this document at any time without notice. #### **CAUTION** ELECTROSTATIC SENSITIVE DEVICES DO NOT OPEN PACKAGES OR HANDLE EXCEPT AT A STATIC-FREE WORKSTATION #### © Semtech 2012 All rights reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent or other industrial or intellectual property rights. Semtech assumes no responsibility or liability whatsoever for any failure or unexpected operation resulting from misuse, neglect improper installation, repair or improper handling or unusual physical or electrical stress including, but not limited to, exposure to parameters beyond the specified maximum ratings or operation outside the specified range. SEMTECH PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF SEMTECH PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE UNDERTAKEN SOLELY AT THE CUSTOMER'S OWN RISK. Should a customer purchase or use Semtech products for any such unauthorized application, the customer shall indemnify and hold Semtech and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs damages and attorney fees which could arise. Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. #### **Contact Information** Semtech Corporation Gennum Products Division 200 Flynn Road, Camarillo, CA 93012 Phone: (805) 498-2111, Fax: (805) 498-3804 www.semtech.com # **GS2970A** ### 3Gb/s, HD, SD SDI Receiver Complete with SMPTE Audio and Video Processing #### **Key Features** - Operation at 2.970Gb/s, 2.970/1.001Gb/s, 1.485Gb/s, 1.485/1.001Gb/s and 270Mb/s - Supports SMPTE ST 425 (Level A and Level B), SMPTE ST 424, SMPTE ST 292, SMPTE ST 259-C and DVB-ASI - Integrated Reclocker - Integrated low phase noise VCO - Serial digital reclocked, or non-reclocked loop-through output - Integrated audio de-embedder for 8 channels of 48kHz audio - Integrated audio clock generator - Ancillary data extraction - Optional conversion from SMPTE ST 425 Level B to Level A for 1080p 50/59.94/60 4:2:2 10-bit inputs - Parallel data bus selectable as either 20-bit or 10-bit - Comprehensive error detection and correction features - Output H, V, F or CEA 861 timing signals - 1.2V digital core power supply, 1.2V and 3.3V analog power supplies, and selectable 1.8V or 3.3V I/O power supply - GSPI host interface - -20°C to +85°C operating temperature range - Low power operation (typically 350mW) - Small 11mm x 11mm 100-ball BGA package - Pb-free and RoHS compliant ### **Applications** Application: Single Link (3G-SDI) to Dual Link (HD-SDI) Converter Application: 1080p50/60 Monitor Application: Multi-format Downconverter Application: Multi-input Video Monitoring System Application: Multi-format Audio De-embedder Module Application: Multi-format Digital VTR/Video Server #### **Description** The GS2970A is a multi-rate SDI Receiver which includes complete SMPTE processing, as per SMPTE ST 425, SMPTE ST 292 and SMPTE ST 259-C. The SMPTE processing features can be bypassed to support signals with other coding schemes. The device features an Integrated Reclocker with an internal VCO and a wide Input Jitter Tolerance (IJT) of 0.7UI. A serial digital loop-through output is provided, which can be configured to output either reclocked or non-reclocked serial digital data. The serial digital output can be connected to an external cable driver. The device operates in one of four basic modes: SMPTE mode, DVB-ASI mode, Data-Through mode or Standby mode. In SMPTE mode (the default operating mode), the GS2970A performs full SMPTE processing, and features a number of data integrity checks and measurement capabilities. The device also supports ancillary data extraction, and can provide entire ancillary data packets through host-accessible registers. It also provides a variety of other packet detection and error handling features. All of these processing features are optional, and may be individually enabled or disabled through register programming. Both SMPTE ST 425 Level A and Level B inputs are supported with optional conversion from Level B to Level A for 1080p 50/59.94/60 4:2:2 10-bit inputs. In DVB-ASI mode, sync word detection, alignment and 8b/10b decoding is applied to the received data stream. In Data-Through mode all forms of SMPTE and DVB-ASI processing are disabled, and the device can be used as a simple serial to parallel converter. The device can also operate in a lower power Standby mode. In this mode, no signal processing is carried out and the parallel output is held static. Parallel data outputs are provided in 20-bit or 10-bit format for 3Gb/s, HD and SD video rates, with a variety of mapping options. As such, this parallel bus can interface directly with video processor ICs, and output data can be multiplexed onto 10 bits for a low pin count interface. Up to eight channels (two audio groups) of serial digital audio may be extracted from the video data stream, in accordance with SMPTE ST 272-C and SMPTE ST 299. The output audio formats supported by the device include AES/EBU and I<sup>2</sup>S, and two other industry standard serial digital formats. A variety of audio processing features are provided to ease implementation. Audio clocks are internally generated and provided by the device. ### **Functional Block Diagram** **GS2970A Functional Block Diagram** ### **Revision History** | Version | ECO | PCN | Date | Changes and/or Modifications | |---------|--------|-----|----------------|--------------------------------------------------------------------------------------------------------------------------------------------| | 3 | 014961 | - | August 2013 | Clarified IOPROC_EN/DIS register configuration throughout Section 4. Added note to Section 4.20. Updated SMPTE format throughout document. | | 2 | 158084 | - | September 2012 | Changes throughout the document. | | 1 | 154875 | - | September 2010 | Removed three duplicated pages from Table 4.21.1 Video Core Registers. | | 0 | 154391 | _ | July 2010 | New Document. | ### **Contents** | 1. Pin Out | 9 | |-----------------------------------------------------------------------|----| | 1.1 Pin Assignment | 9 | | 1.2 Pin Descriptions | 9 | | 2. Electrical Characteristics | 17 | | 2.1 Absolute Maximum Ratings | 17 | | 2.2 Recommended Operating Conditions | 17 | | 2.3 DC Electrical Characteristics | 18 | | 2.4 AC Electrical Characteristics | 20 | | 3. Input/Output Circuits | 26 | | 4. Detailed Description | 29 | | 4.1 Functional Overview | 29 | | 4.2 SMPTE ST 425 Mapping - 3G Level A and Level B Formats | 29 | | 4.2.1 Level A Mapping | 29 | | 4.2.2 Level B Mapping | 30 | | 4.3 Serial Digital Input | 30 | | 4.4 Serial Digital Loop-Through Output | 30 | | 4.5 Serial Digital Reclocker | 31 | | 4.5.1 PLL Loop Bandwidth | 31 | | 4.6 External Crystal/Reference Clock | | | 4.7 Lock Detect | 34 | | 4.7.1 Asynchronous Lock | 34 | | 4.7.2 Signal Interruption | 35 | | 4.8 SMPTE Functionality | 35 | | 4.8.1 Descrambling and Word Alignment | | | 4.9 Parallel Data Outputs | 36 | | 4.9.1 Parallel Data Bus Buffers | 36 | | 4.9.2 Parallel Output in SMPTE Mode | 39 | | 4.9.3 Parallel Output in DVB-ASI Mode | 39 | | 4.9.4 Parallel Output in Data-Through Mode | 39 | | 4.9.5 Parallel Output Clock (PCLK) | 39 | | 4.9.6 DDR Parallel Clock Timing | 40 | | 4.10 Timing Signal Generator | 42 | | 4.10.1 Manual Switch Line Lock Handling | 43 | | 4.10.2 Automatic Switch Line Lock Handling | 44 | | 4.10.3 Switch Line Lock Handling During Level B to Level A Conversion | 44 | | 4.11 Programmable Multi-function Outputs | 46 | | 4.12 H:V:F Timing Signal Generation | 47 | | 4.12.1 CEA-861 Timing Generation | 49 | | 4.13 Automatic Video Standards Detection | 56 | | 4.13.1 2K Support | 60 | | 4.14 Data Format Detection & Indication | 60 | | 4.15 EDH Detection | 62 | | 4.15.1 EDH Packet Detection | 62 | | 4.15.2 EDH Flag Detection | 62 | |-------------------------------------------------------|-----| | 4.16 Video Signal Error Detection & Indication | 63 | | 4.16.1 TRS Error Detection | 64 | | 4.16.2 Line Based CRC Error Detection | 65 | | 4.16.3 EDH CRC Error Detection | 65 | | 4.16.4 HD & 3G Line Number Error Detection | 65 | | 4.17 Ancillary Data Detection & Indication | 66 | | 4.17.1 Programmable Ancillary Data Detection | 67 | | 4.17.2 SMPTE ST 352 Payload Identifier | 68 | | 4.17.3 Ancillary Data Checksum Error | 69 | | 4.17.4 Video Standard Error | 70 | | 4.18 Signal Processing | 71 | | 4.18.1 TRS Correction & Insertion | 72 | | 4.18.2 Line Based CRC Correction & Insertion | 72 | | 4.18.3 Line Number Error Correction & Insertion | 72 | | 4.18.4 ANC Data Checksum Error Correction & Insertion | 73 | | 4.18.5 EDH CRC Correction & Insertion | 73 | | 4.18.6 Illegal Word Re-mapping | 73 | | 4.18.7 TRS and Ancillary Data Preamble Remapping | 73 | | 4.18.8 Ancillary Data Extraction | | | 4.18.9 Level B to Level A Conversion | 79 | | 4.19 Audio De-embedder | 80 | | 4.19.1 Serial Audio Data I/O Signals | 80 | | 4.19.2 Serial Audio Data Format Support | 82 | | 4.19.3 Audio Processing | 86 | | 4.19.4 Error Reporting | 93 | | 4.20 GSPI - HOST Interface | 94 | | 4.20.1 Command Word Description | 95 | | 4.20.2 Data Read or Write Access | 95 | | 4.20.3 GSPI Timing | 96 | | 4.21 Host Interface Register Maps | 98 | | 4.21.1 Video Core Registers | 98 | | 4.21.2 SD Audio Core Registers | 112 | | 4.21.3 HD and 3G Audio Core Registers | 126 | | 4.22 JTAG Test Operation | 141 | | 4.23 Device Power-up | 143 | | 4.24 Device Reset | 143 | | 4.25 Standby Mode | 143 | | 5. Application Reference Design | 144 | | 5.1 Typical Application Circuit | 144 | | 6. References & Relevant Standards | 145 | | 7. Package & Ordering Information | 146 | | 7.1 Package Dimensions | 146 | | 7.2 Packaging Data | | | 7.3 Marking Diagram | 147 | | 7.4 Solder Reflow Profiles | 148 | | 7.5 Ordering Information | 148 | # **List of Figures** | Figure 3-1: Digital Input Pin with Schmitt Trigger | 26 | |-------------------------------------------------------------------------------------|----| | Figure 3-2: Bidirectional Digital Input/Output Pin | 26 | | Figure 3-3: Bidirectional Digital Input/Output Pin with programmable drive strength | 27 | | Figure 3-4: XTAL1/XTAL2/XTAL-OUT | 27 | | Figure 3-5: VBG | 27 | | Figure 3-6: LB_CONT | 28 | | Figure 3-7: Loop Filter | 28 | | Figure 3-8: SDI/SDI and TERM | 28 | | Figure 3-9: SDO/ <del>SDO</del> | 28 | | Figure 4-1: Level A Mapping | | | Figure 4-2: Level B Mapping | | | Figure 4-3: 27MHz Clock Sources | 33 | | Figure 4-4: PCLK to Data and Control Signal Output Timing - SDR Mode 1 | 36 | | Figure 4-5: PCLK to Data and Control Signal Output Timing - SDR Mode 2 | | | Figure 4-6: PCLK to Data and Control Signal Output Timing - DDR Mode | | | Figure 4-7: DDR Video Interface - 3G Level A | | | Figure 4-8: DDR Video Interface - 3G Level B | | | Figure 4-9: Delay Adjustment Ranges | | | Figure 4-10: Switch Line Locking on a Non-Standard Switch Line | | | Figure 4-11: H:V:F Output Timing - 3G Level A and HDTV 20-bit Mode | | | Figure 4-12: H:V:F Output Timing - 3G Level A and HDTV 10-bit Mode | | | 3Ğ Level B 20-bit Mode, each 10-bit stream | | | Figure 4-13: H:V:F Output Timing - 3G Level B 10-bit Mode | | | Figure 4-14: H:V:F Output Timing - HD 20-bit Output Mode | | | Figure 4-15: H:V:F Output Timing - HD 10-bit Output Mode | | | Figure 4-16: H:V:F Output Timing - SD 20-bit Output Mode | | | Figure 4-17: H:V:F Output Timing - SD 10-bit Output Mode | | | Figure 4-18: H:V:DE Output Timing 1280 x 720p @ 59.94/60 (Format 4) | | | Figure 4-19: H:V:DE Output Timing 1920 x 1080i @ 59.94/60 (Format 5) | | | Figure 4-20: H:V:DE Output Timing 720 (1440) x 480i @ 59.94/60 (Format 6&7) | | | Figure 4-21: H:V:DE Output Timing 1280 x 720p @ 50 (Format 19) | | | Figure 4-22: H:V:DE Output Timing 1920 x 1080i @ 50 (Format 20) | | | Figure 4-23: H:V:DE Output Timing 720 (1440) x 576 @ 50 (Format 21 & 22) | | | Figure 4-24: H:V:DE Output Timing 1920 x 1080p @ 59.94/60 (Format 16) | | | Figure 4-25: H:V:DE Output Timing 1920 x 1080p @ 50 (Format 31) | | | Figure 4-26: H:V:DE Output Timing 1920 x 1080p @ 23.94/24 (Format 32) | | | Figure 4-27: H:V:DE Output Timing 1920 x 1080p @ 25 (Format 33) | | | Figure 4-28: H:V:DE Output Timing 1920 x 1080p @ 29.97/30 (Format 34) | | | Figure 4-29: 2K Feature Enhancement | | | Figure 4-30: Y/1ANC and C/2ANC Signal Timing | | | Figure 4-31: Ancillary Data Extraction - Step A | | | Figure 4-32: Ancillary Data Extraction - Step B | | | Figure 4-33: Ancillary Data Extraction - Step C | | | Figure 4-34: Ancillary Data Extraction - Step D | | | Figure 4-35: ACLK to Data Signal Output Timing | | | Figure 4-36: I <sup>2</sup> S Audio Output Format | | | Figure 4-37: AES/EBU Audio Output Format | | | Figure 4-38: Serial Audio, Left Justified, MSB First | | | Figure 4-39: Serial Audio, Left Justified, LSB First | | | Figure 4-40: Serial Audio, Right Justified, MSB First | | | Figure 4-41: Serial Audio, Right Justified, LSB First | 83 | | Figure 4-42: AES/EBU Audio Output to Bit Clock Timing | 83 | |-------------------------------------------------------------------------|-----| | Figure 4-43: ECC 24-bit Array and Examples | 86 | | Figure 4-44: Sample Distribution over 5 Video Frames (525-line Systems) | 88 | | Figure 4-45: Audio Buffer After Initial 26 Sample Write | 88 | | Figure 4-46: Audio Buffer Pointer Boundary Checking | 89 | | Figure 4-47: GSPI Application Interface Connection | 94 | | Figure 4-48: Command Word Format | 95 | | Figure 4-49: Data Word Format | 95 | | Figure 4-50: Write Mode | 96 | | Figure 4-51: Read Mode | 96 | | Figure 4-52: GSPI Time Delay | 96 | | Figure 4-53: In-Circuit JTAG | 142 | | Figure 4-54: System JTAG | | | Figure 4-55: Reset Pulse | | | Figure 5-1: Typical Application Circuit | 144 | | Figure 7-1: Package Dimensions | 146 | | Figure 7-2: GS2970A Marking Diagram | 147 | | Figure 7-3: Pb-free Solder Reflow Profile | 148 | | | | ### **List of Tables** | Table 1-1: Pin Descriptions | 9 | |-----------------------------------------------------------------------------|----| | Table 2-1: Absolute Maximum Ratings | 17 | | Table 2-2: Recommended Operating Conditions | 17 | | Table 2-3: DC Electrical Characteristics | 18 | | Table 2-4: AC Electrical Characteristics | 20 | | Table 4-1: Serial Digital Output | 31 | | Table 4-2: PLL Loop Bandwidth | 32 | | Table 4-3: Input Clock Requirements | 33 | | Table 4-4: Lock Detect Conditions | 34 | | Table 4-5: GS2970A Output Video Data Format Selections | 38 | | Table 4-6: GS2970A PCLK Output Rates | 40 | | Table 4-7: Switch Line Position for Digital Systems | 45 | | Table 4-8: Output Signals Available on Programmable Multi-Function Pins | 46 | | Table 4-9: Supported CEA-861 Formats | 49 | | Table 4-10: CEA861 Timing Formats | 50 | | Table 4-11: Supported Video Standard Codes | | | Table 4-12: Data Format Register Codes | 61 | | Table 4-13: Error Status Register and Error Mask Register | 64 | | Table 4-14: SMPTE ST 352 Packet Data | 69 | | Table 4-15: IOPROC_1 and IOPROC_2 Register Bits | 71 | | Table 4-16: Serial Audio Pin Descriptions | 80 | | Table 4-17: Audio Output Formats | | | Table 4-18: Audio Data Packet Detect Register | 84 | | Table 4-19: Audio Group DID Host Interface Settings | 85 | | Table 4-20: Audio Data and Control Packet DID Setting Register | | | Table 4-21: Audio Buffer Pointer Offset Settings | 89 | | Table 4-22: Audio Channel Mapping Codes | 90 | | Table 4-23: Audio Sample Word Lengths | 91 | | Table 4-24: Audio Channel Status Information Registers | | | Table 4-25: Audio Channel Status Block for Regenerate Mode Default Settings | 92 | | | | | Table 4-26: Audio Mute Control Bits | 93 | |-------------------------------------------------------------------------|-------| | Table 4-27: GSPI Time Delay | 96 | | Table 4-28: GSPI Timing Parameters (50% levels; 3.3V or 1.8V operation) | 97 | | Table 4-29: Video Core Configuration and Status Registers | 98 | | Table 4-30: SD Audio Core Configuration and Status Registers | . 112 | | Table 4-31: HD and 3G Audio Core Configuration and Status Registers | . 126 | | Table 4-32: ANC Extraction FIFO Access Registers | . 141 | | Table 6-1: SMPTE Standards References | . 145 | | Гable 7-1: Packaging Data | . 147 | | Table 7-2: GS2970A Ordering Information | . 148 | # 1. Pin Out # 1.1 Pin Assignment | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | |---|--------------|----------------|------------------|-------------|--------------|--------------|------------------------|-------------------|--------|--------| | Α | VBG | LF | LB_CONT | VCO_<br>VDD | STAT0 | STAT1 | IO_VDD | PCLK | DOUT18 | DOUT17 | | В | A_VDD | PLL_<br>VDD | RSV | VCO_<br>GND | STAT2 | STAT3 | IO_GND | DOUT19 | DOUT16 | DOUT15 | | С | SDI | A_GND | PLL_<br>VDD | PLL_<br>VDD | STAT4 | STAT5 | RESET<br>_TRST | DOUT12 | DOUT14 | DOUT13 | | D | SDI | A_GND | A_GND | PLL_<br>GND | CORE<br>_GND | CORE<br>_VDD | SW_EN | JTAG/<br>HOST | IO_GND | IO_VDD | | Ε | SDI_VDD | SDI_GND | A_GND | PLL_<br>GND | CORE<br>_GND | CORE<br>_VDD | SDOUT_<br>TDO | SDIN_<br>TDI | DOUT10 | DOUT11 | | F | TERM | RSV | A_GND | PLL_<br>GND | CORE<br>_GND | CORE<br>_VDD | CS_<br>TMS | SCLK_<br>TCK | DOUT8 | DOUT9 | | G | RSV | RSV | RC_BYP | RSV | CORE<br>_GND | CORE<br>_VDD | SMPTE_<br>BYPASS | DVB_ASI | IO_GND | IO_VDD | | Н | BUFF_<br>VDD | BUFF_<br>GND | AUDIO_<br>EN/DIS | WCLK | TIM_861 | XTAL_<br>OUT | <u>20bit/</u><br>10bit | IOPROC_<br>EN/DIS | DOUT6 | DOUT7 | | J | SDO | SDO_<br>EN/DIS | AOUT_1/2 | ACLK | AOUT_5/6 | XTAL2 | IO_GND | DOUT1 | DOUT4 | DOUT5 | | K | SDO | STANDBY | AOUT_3/4 | AMCLK | AOUT_7/8 | XTAL1 | IO_VDD | DOUT0 | DOUT2 | DOUT3 | # **1.2 Pin Descriptions** **Table 1-1: Pin Descriptions** | Pin<br>Number | Name | Туре | Description | | | |---------------|---------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | A1 | VBG | Analog Input | Band Gap voltage filter connection. | | | | A2 | LF | Analog Input | Loop Filter component connection. | | | | A3 | LB_CONT | Analog Input | Connection for loop bandwidth control resistor. | | | | A4 | VCO_VDD | Input Power | POWER pin for the VCO. Connect to a 1.2V $\pm$ 5% analog supply followed by a RC filter (see 5.1 Typical Application Circuit). A 105 $\Omega$ 1% resistor must be used in the RC filter circuit. VCO_VDD is nominally 0.7V. | | | Table 1-1: Pin Descriptions (Continued) | Pin<br>Number | Name | Туре | Description | | |---------------------|-----------|------------------------------|---------------------------------------------------------------|---------------------------------------------------------------------------| | | | | MULTI-FUNCTIONAL OUTPU | T PORT. | | | | | | ogic parameters in the DC Electrical c level threshold and compatibility. | | | | | Each of the STAT[0:5] pins ca<br>one of the following signals | n be configured individually to output<br>: | | | | | Signal | Default | | | | | H/HSYNC | STAT0 | | | | Output | V/VSYNC | STAT1 | | A5, A6, B5, | STAT[0:5] | | F/DE | STAT2 | | B6, C5, C6 | | | LOCKED | STAT3 | | | | | Y/1ANC | STAT4 | | | | | C/2ANC | _ | | | | | DATA ERROR | STAT5 | | | | | VIDEO ERROR | _ | | | | | AUDIO ERROR | _ | | | | | EDH DETECTED | _ | | | | | CARRIER DETECT | _ | | | | | RATE_DET0 | _ | | | | | RATE_DET1 | _ | | A7, D10,<br>G10, K7 | IO_VDD | Input Power | POWER connection for digit digital. | al I/O. Connect to 3.3V or 1.8V DC | | | | | PARALLEL DATA BUS CLOCK | | | | | Output -<br>-<br>-<br>-<br>- | Please refer to the Output I | ogic parameters in the DC Electrical | | | | | · | c level threshold and compatibility. | | | PCLK | | 3G 10-bit or 20-bit mode | PCLK @ 148.5 or 148.5/1.001MHz | | A8 | | | HD 10-bit mode | PCLK @ 148.5 or 148.5/1.001MHz | | | | | HD 20-bit mode | PCLK @ 74.25 or 74.25/1.001MHz | | | | | SD 10-bit mode | PCLK @ 27MHz | | | | | SD 20-bit mode | PCLK @ 13.5MHz | Table 1-1: Pin Descriptions (Continued) | Pin<br>Number | Name | Туре | Description | | | | | |----------------------------------------------------|--------------------------------------------------|--------------|---------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | | | | | out Logic parameters in the DC Electrical logic level threshold and compatibility. | | | | | A9, A10, B8,<br>B9, B10,C8,<br>C9, C10, E9,<br>E10 | DOUT18, 17, 19,<br>16, 15, 12, 14, 13,<br>10, 11 | Output | 20-bit mode<br>20bit/10bit = HIGH | SMPTE mode (SMPTE_BYPASS = HIGH and DVB_ASI = LOW): Luma data output for SD and HD data rates; Data Stream 1 for 3G data rate DVB-ASI mode (SMPTE_BYPASS = LOW and DVB_ASI = HIGH): Not defined Data-Through mode (SMPTE_BYPASS = LOW and DVB_ASI = LOW): Data output | | | | | | | | 10-bit mode<br>20bit/10bit = LOW | SMPTE mode (SMPTE_BYPASS = HIGH and DVB_ASI = LOW): Multiplexed Luma/Chroma data output for SD and HD data rates; Multiplexed Data Stream 1&2 for 3G data rate DVB-ASI mode (SMPTE_BYPASS = LOW and DVB_ASI = HIGH): 8b/10b decoded DVB-ASI data Data-Through mode (SMPTE_BYPASS = LOW and DVB_ASI = LOW): Data output | | | | | B1 | A_VDD | Input Power | POWER pin for analog | circuitry. Connect to 3.3V DC analog. | | | | | B2, C3, C4 | PLL_VDD | Input Power | POWER pins for the Rec | clocker PLL. Connect to 1.2V DC analog. | | | | | B3, F2, G1,<br>G2, G4 | RSV | | These pins must be left | unconnected. | | | | | B4 | VCO_GND | Input Power | GND pin for the VCO. C | onnect to analog GND. | | | | | B7, D9, G9,<br>J7 | IO_GND | Input Power | GND connection for digital I/O. Connect to digital GND. | | | | | | C1, D1 | SDI, <del>SDI</del> | Analog Input | Serial Digital Differentia | al Input. | | | | | C2, D2, D3,<br>E3, F3 | A_GND | Input Power | GND pins for sensitive a | nalog circuitry. Connect to analog GND. | | | | Table 1-1: Pin Descriptions (Continued) | Pin<br>Number | Name | Туре | Description | |-------------------|-----------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------| | | | | CONTROL SIGNAL INPUT | | | | | Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | | | | Used to reset the internal operating conditions to default settings and to reset the JTAG sequence. | | | | | Normal mode (JTAG/ $\overline{\text{HOST}}$ = LOW): | | <b>C</b> 7 | RESET_TRST | Input | When LOW, all functional blocks are set to default conditions and all digital output signals become high impedance. | | | | | When HIGH, normal operation of the device resumes. | | | | | JTAG test mode (JTAG/HOST = HIGH): | | | | | When LOW, all functional blocks are set to default and the JTAG test sequence is reset. | | | | | When HIGH, normal operation of the JTAG test sequence resumes after $\overline{\text{RESET\_TRST}}$ is de-asserted. | | D4, E4, F4 | PLL_GND | Input Power | GND pins for the Reclocker PLL. Connect to analog GND. | | D5, E5, F5,<br>G5 | CORE_GND | Input Power | GND connection for device core. Connect to digital GND. | | D6, E6, F6,<br>G6 | CORE_VDD | Input Power | POWER connection for device core. Connect to 1.2V DC digital. | | | | | CONTROL SIGNAL INPUT | | D7 | SW_EN | Input | Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | | | | Used to enable switch-line locking, as described in Section 4.10.1. | | | | | CONTROL SIGNAL INPUT | | | | | Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | D8 | JTAG/ <del>HOST</del> | Input | Used to select JTAG test mode or host interface mode. | | 50 | JIAGITIOST | mpat | When JTAG/ $\overline{\text{HOST}}$ is HIGH, the host interface port is configured for JTAG test. | | | | | When JTAG/ $\overline{\text{HOST}}$ is LOW, normal operation of the host interface port resumes. | | E1 | SDI_VDD | Input Power | POWER pin for SDI buffer. Connect to 3.3V DC analog. | | E2 | SDI_GND | Input Power | GND pin for SDI buffer. Connect to analog GND. | | | | | COMMUNICATION SIGNAL OUTPUT | | | | | Please refer to the Output Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | E7 | SDOUT_TDO | Output | GSPI serial data output/test data out. | | L/ | 35001_150 | Output | In JTAG mode (JTAG/ $\overline{\text{HOST}}$ = HIGH), this pin is used to shift test results from the device. | | | | | In host interface mode, this pin is used to read status and configuration data from the device. | Table 1-1: Pin Descriptions (Continued) | Pin<br>Number | Name | Туре | Description | | | | | |-----------------------------------------------------|-------------------------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | | | | COMMUNICATION SIGNAL INPUT | | | | | | | | | Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | | | | | E8 | SDIN_TDI | Input | GSPI serial data in/test data in. | | | | | | 20 | 35111_151 | трис | In JTAG mode (JTAG/ $\overline{\text{HOST}}$ = HIGH), this pin is used to shift test date into the device. | | | | | | | | | In host interface mode, this pin is used to write address and configuration data words into the device. | | | | | | F1 | TERM | Analog Input | Decoupling for internal SDI termination resistors. | | | | | | | | | COMMUNICATION SIGNAL INPUT | | | | | | | | | Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | | | | | F7 | CS_TMS | Input | Chip select / test mode start. | | | | | | Γ7 | C3_11VI3 | прис | In JTAG mode (JTAG/HOST = HIGH), this pin is Test Mode Start, use to control the operation of the JTAG test. | | | | | | | | | In host interface mode (JTAG/ $\overline{\text{HOST}}$ = LOW), this pin operates as the host interface chip select and is active LOW. | | | | | | | | | COMMUNICATION SIGNAL INPUT | | | | | | | | | Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | | | | | | | | Serial data clock signal. | | | | | | F8 | SCLK_TCK | Input | In JTAG mode (JTAG/ $\overline{\text{HOST}}$ = HIGH), this pin is the JTAG clock. | | | | | | | | | In host interface mode (JTAG/ $\overline{\text{HOST}}$ = LOW), this pin is the host interface serial bit clock. | | | | | | | | | All JTAG/host interface addresses and data are shifted into/out of the device synchronously with this clock. | | | | | | | | | PARALLEL DATA BUS | | | | | | | | | Please refer to the Output Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | | | | | F9, F10, H9,<br>H10, J8, J9,<br>J10, K8, K9,<br>K10 | DOUT8, 9, 6, 7, 1,<br>4, 5, 0, 2, 3 | Output | SMPTE mode (SMPTE_BYPASS = HIGH and DVB_ASI = LOW): Chroma data output for SD and HD data rates; Data Stream 2 for 3G dat rate 20-bit mode 20-bit mode 20-bit/10-bit = HIGH DVB-ASI mode (SMPTE_BYPASS = LOV) and DVB_ASI = HIGH): Not defined Data-Through mode (SMPTE_BYPASS) | | | | | | | | | LOW andDVB_ASI = LOW): Data output | | | | | | | | | 10-bit mode 20bit/10bit = LOW Forced LOW | | | | | | | | | CONTROL SIGNAL INPUT | | | | | | G3 | RC_BYP | Input | Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | | | | | 93 | KC_D11 | трис | When this pin is LOW, the serial digital output is the buffered version of the input serial data. When this pin is HIGH, the serial digital output is the reclocked version of the input serial data. | | | | | Table 1-1: Pin Descriptions (Continued) | Pin<br>Number | Name | Туре | Description | |---------------|---------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | CONTROL SIGNAL INPUT/OUTPUT | | | | | Please refer to the Input/Output Logic parameters in the DC<br>Electrical Characteristics table for logic level threshold and<br>compatibility. | | | | | Indicates the presence of valid SMPTE data. | | <b>G</b> 7 | SMPTE_BYPASS | Input/Output | When the AUTO/MAN bit in the host interface register is HIGH (Default), this pin is an OUTPUT. SMPTE_BYPASS is HIGH when the device locks to a SMPTE compliant input. SMPTE_BYPASS is LOW under all other conditions. | | d/ | SWIFTE_BTFASS | Input/Output | When the AUTO/MAN bit in the host interface register is LOW, th<br>pin is an INPUT: | | | | | No SMPTE scrambling takes place, and none of the I/O processing features of the device are available when SMPTE_BYPASS is set LOW. | | | | | When SMPTE_BYPASS is set HIGH, the device carries out SMPTE scrambling and I/O processing. | | | | | When SMPTE_BYPASS and DVB_ASI are both set LOW, the device operates in Data-Through mode. | | | | | CONTROL SIGNAL INPUT | | | | | Please refer to the Input/Output Logic parameters in the DC<br>Electrical Characteristics table for logic level threshold and<br>compatibility. | | | DVB_ASI | Input/Output | Used to enable/disable DVB-ASI data extraction in manual mode. | | G8 | | | When the AUTO/MAN bit in the host interface is LOW, this pin is input and when the DVB_ASI pin is set HIGH the device will carry on DVB_ASI data extraction and processing. The SMPTE_BYPASS pin must be set LOW. When SMPTE_BYPASS and DVB_ASI are both set LOW, the device operates in Data-Through mode. | | | | | When the AUTO/MAN bit in the host interface is HIGH (default), DVB-ASI is configured as a status output (set LOW), and DVB-ASI input streams are not supported or recognized. | | H1 | BUFF_VDD | Input Power | POWER pin for the serial digital output $50\Omega$ buffer. Connect to 3.0 DC analog. | | H2 | BUFF_GND | Input Power | GND pin for the cable driver buffer. Connect to analog GND. | | | | | CONTROL SIGNAL INPUT | | Н3 | AUDIO_EN/DIS | Input | Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | | | | Enables or disables audio extraction. | | | | _ | 48kHz word clock for Audio. | | H4 | WCLK | Output | Please refer to the Output Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | | | | CONTROL SIGNAL INPUT | | H5 | TIM_861 | Input | Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | | 551 | mpst. | Used to select CEA-861 timing mode. | | | | | When TIM_861 is HIGH, the device outputs CEA 861 timing signal (HSYNC/VSYNC/DE) instead of H:V:F digital timing signals. | | Н6 | XTAL_OUT | Digital<br>Output | Buffered 27MHz crystal output. Can be used to cascade the crysta signal. | Table 1-1: Pin Descriptions (Continued) | Pin<br>Number | Name | Туре | Description | |---------------|---------------------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Н7 | 20bit/ <del>10bit</del> | Input | CONTROL SIGNAL INPUT Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. Used to select the output bus width. HIGH = 20-bit, LOW = 10-bit. | | Н8 | IOPROC_EN/ <del>DIS</del> | Input | CONTROL SIGNAL INPUT Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. Used to enable or disable audio and video processing features. When IOPROC_EN is HIGH, the audio and video processing features of the device are enabled. When IOPROC_EN is LOW, the processing features of the device are disabled, and the device is in a low-latency operating mode. | | J1, K1 | SDO, <del>SDO</del> | Output | Serial Data Output Signal. $50\Omega$ CML buffer for interfacing to an external cable driver. Serial digital output signal operating at 2.97Gb/s, 2.97/1.001Gb/s, 1.485Gb/s, 1.485/1.001Gb/s and 270Mb/s. | | J2 | SDO_EN/ <del>DIS</del> | Input | Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. Used to enable/disable the serial digital output stage. When SDO_EN/DIS is LOW, the serial digital output signals, SDO and SDO, are both pulled HIGH. When SDO_EN/DIS is HIGH, the serial digital output signals, SDO and SDO, are enabled. | | 13 | AOUT_1/2 | Output | Serial Audio Output; Channels 1 and 2. Please refer to the Output Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | J4 | ACLK | Output | 64fs sample clock for audio. Please refer to the Output Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | J5 | AOUT_5/6 | Output | Serial Audio Output; Channels 5 and 6. Please refer to the Output Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | J6, K6 | XTAL2, XTAL1 | Analog Input | Input connection for 27MHz crystal. | | K2 | STANDBY | Input | CONTROL SIGNAL INPUT Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. When this pin is set HIGH, the device is placed in a power-saving mode. No data processing occurs, and the digital I/Os are powered down. In this mode, the serial digital output signals, SDO and SDO, are both pulled HIGH. | | К3 | AOUT_3/4 | Output | Serial Audio Output; Channels 3 and 4. Please refer to the Output Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | Table 1-1: Pin Descriptions (Continued) | Pin<br>Number | Name | Туре | Description | |---------------|----------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | K4 | AMCLK | Output | Oversampled master clock for audio (128fs, 256fs, 512fs selectable). Please refer to the Output Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | K5 | AOUT_7/8 | Output | Serial Audio Output; Channels 7 and 8. Please refer to the Output Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | # 2. Electrical Characteristics ### 2.1 Absolute Maximum Ratings **Table 2-1: Absolute Maximum Ratings** | Parameter | Value/Units | |--------------------------------------------------------|-----------------| | Supply Voltage, Digital Core (CORE_VDD) | -0.3V to +1.5V | | Supply Voltage, Digital I/O (IO_VDD) | -0.3V to +4.0V | | Supply Voltage, Analog 1.2V (PD_VDD, VCO_VDD) | -0.3V to +1.5V | | Supply Voltage, Analog 3.3V (SDI_VDD, BUFF_VDD, A_VDD) | -0.3V to +4.0V | | Input Voltage Range (digital inputs) | -2.0V to +5.25V | | Operating Temperature Range | -20°C to +85°C | | Functional Temperature Range | -40°C to +85°C | | Storage Temperature Range | -50°C to +125°C | | Peak Reflow Temperature (JEDEC J-STD-020C) | 260°C | | ESD Sensitivity, HBM (JESD22-A114) | 2kV | #### Note Absolute Maximum Ratings are those values beyond which damage may occur. Functional operation under these conditions or at any other condition beyond those indicated in the AC/DC Electrical Characteristics sections is not implied. ## 2.2 Recommended Operating Conditions **Table 2-2: Recommended Operating Conditions** $T_A = -20$ °C to + 85°C, unless otherwise shown. | Parameter | Symbol | Conditions | Min | Тур | Max | Units | Notes | |-----------------------------------------|----------|------------|------|-----|------|-------|-------| | Supply Voltage, Digital Core | CORE_VDD | - | 1.14 | 1.2 | 1.26 | V | - | | 5 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | IO VDD - | 1.8V mode | 1.71 | 1.8 | 1.89 | V | - | | Supply Voltage, Digital I/O | - עטעוו | 3.3V mode | 3.13 | 3.3 | 3.47 | V | _ | | Supply Voltage, PLL | PLL_VDD | - | 1.14 | 1.2 | 1.26 | V | _ | | Supply Voltage, Analog | A_VDD | - | 3.13 | 3.3 | 3.47 | V | 1 | | Supply Voltage, Serial Digital Input | SDI_VDD | - | 3.13 | 3.3 | 3.47 | V | 1 | | Supply Voltage, CD Buffer | BUFF_VDD | - | 3.13 | 3.3 | 3.47 | V | 1 | #### Note: 1. The 3.3V supplies must track the 3.3V supply of an external EQ and external CD. # 2.3 DC Electrical Characteristics **Table 2-3: DC Electrical Characteristics** | Parameter | Symbol | Conditions | Min | Тур | Max | Units | |------------------------------------|------------------|------------------------|-----------------|-----|------------------------------------------------------------------------------------------------------------------|-------| | System | | | | | | | | | | 10bit 3G | _ | 220 | 265 | mA | | | | 20bit 3G | _ | 215 | 265 | mA | | +1.2V Supply Current | I <sub>1V2</sub> | 10/20bit HD | - | 175 | 215 | mA | | | | 10/20bit SD | - | 145 | 180 | mA | | | | DVB_ASI | - | 135 | 165 | mA | | | | 10bit 3G | - | 32 | 34 | mA | | | | 20bit 3G | _ | 32 | 34 | mA | | +1.8V Supply Current | I <sub>1V8</sub> | 10/20bit HD | _ | 20 | 21 | mA | | | | 10/20bit SD | _ | 6 | 7 | mA | | | | DVB_ASI | _ | 6 | 7 | mA | | | | 10bit 3G | _ | 95 | 105 | mA | | | | 20bit 3G | _ | 95 | 105 | mA | | +3.3V Supply Current | I <sub>3V3</sub> | 10/20bit HD | _ | 65 | 75 | mA | | | | 10/20bit SD | _ | 35 | 45 | mA | | | | DVB_ASI | _ | 35 | 45 | mA | | | | 10bit 3G | _ | 380 | 7 105 105 75 45 45 470 435 360 305 305 - 44 700 | mW | | | | 20bit 3G | _ | 350 | 265 215 180 165 34 34 34 21 7 7 105 105 75 45 45 470 435 360 305 305 - 44 700 695 530 370 370 - 44 0.3 x IO_VDD | mW | | | | 10/20bit HD | _ | 300 | 360 | mW | | Total Device Power (IO_VDD = 1.8V) | P <sub>1D8</sub> | 10/20bit SD | _ | 235 | 305 | mW | | | | DVB_ASI | _ | 235 | 305 | mW | | | | Reset | _ | 200 | _ | mW | | | | Standby | _ | 16 | 44 | mW | | | | 10bit 3G | _ | 580 | 700 | mW | | | | 20bit 3G | _ | 580 | 695 | mW | | | | 10/20bit HD | _ | 430 | 530 | mW | | Total Device Power (IO_VDD = 3.3V) | P <sub>3D3</sub> | 10/20bit SD | _ | 290 | 370 | mW | | | | DVB_ASI | _ | 290 | 370 | mW | | | | Reset | _ | 220 | _ | mW | | | | Standby | _ | 16 | 44 | mW | | Digital I/O | | | | | | | | Input Logic LOW | V <sub>IL</sub> | 3.3V or 1.8V operation | IO_VSS<br>-0.3 | - | | V | | Input Logic HIGH | V <sub>IH</sub> | 3.3V or 1.8V operation | 0.7 x<br>IO_VDD | - | IO_VDD<br>+0.3 | V | ### **Table 2-3: DC Electrical Characteristics (Continued)** Guaranteed over recommended operating conditions unless otherwise noted. | Parameter | Symbol | Conditions | Min | Тур | Max | Units | |--------------------------------------|-----------------|------------------------------|--------------------------|-----------------------|-------------|-------| | Output Logic LOW | V <sub>OL</sub> | IOL = 5mA, 1.8V<br>operation | - | - | 0.2 | V | | Output Logic Low | ♥ OL | IOL = 8mA, 3.3V<br>operation | _ | - | - 0.2 - 0.4 | V | | Output Logic HIGH | V <sub>OH</sub> | IOH = 5mA, 1.8V<br>operation | 1.4 | - | - | V | | - Output Logic High | VOH | IOH = 8mA, 3.3V<br>operation | 2.4 | - | - | V | | Serial Input | | | | | | | | Serial Input Common Mode Voltage | - | 50Ω load | 2.5 | SDI_VDD<br>-(0.75/2) | _ | V | | Serial Output | | | | | | | | Serial Output Common Mode<br>Voltage | - | $50\Omega$ load | BUFF_VD<br>D<br>-(0.6/2) | BUFF_VDD<br>-(0.45/2) | D | V | #### Note: The output drive strength of the digital outputs can be programmed through the host interface. Please see Table 4-29: Video Core Configuration and Status Registers, register 06Dh for details. # 2.4 AC Electrical Characteristics **Table 2-4: AC Electrical Characteristics** | Parameter | Symbol | Conditions | Min | Тур | Max | Units | Notes | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------|-------| | System | | | | | | | | | | | 3G (Level A) | 80 | _ | 83 | PCLK | - | | Device Latency: | _ | 3G (Level B) | 143 | - | 151 | PCLK | - | | SMPTE mode, | | HD | 80 | - | 83 | PCLK | - | | | | SD | BG (Level A) 80 - 83 PCLK BG (Level B) 143 - 151 PCLK HD 80 - 83 PCLK SD 50 - 55 PCLK BG (Level A) 44 - 48 PCLK HD 44 - 48 PCLK SD 44 - 48 PCLK SD 44 - 48 PCLK SD 44 - 48 PCLK SD 45 PCLK SD 46 PCLK SD 47 PCLK BG (Level A) 33 - 36 PCLK HD 33 - 36 PCLK SD 32 - 35 PCLK | PCLK | _ | | | | | | 3G (Level A) | 44 | - | 48 | PCLK | - | | | 3G (Level A) 80 3G (Level B) 143 HD 80 SD 50 3G (Level A) 44 3G (Level B) 108 HD 44 SD 44 SD 44 SD 33 - HD 33 SD 32 3G (Level A) 6 HD 6 SD 5 - SD 5 - SD 12 treset - 1 | - | 116 | PCLK | - | | | | SMPTE mode, | | HD | 44 | - | 48 | PCLK | - | | IOPROC_EN = I | | SD | 44 | - | 48 | 33 PCLK — 51 PCLK — 33 PCLK — 55 PCLK — 48 PCLK — 48 PCLK — 48 PCLK — 48 PCLK — 48 PCLK — 49 PCLK — 9 PCLK — 9 PCLK — 9 PCLK — 16 PCLK — | - | | Device Latency: | | 3G (Level A) | 33 | - | 36 | PCLK | - | | AUDIO_EN = 0, | | HD | 33 | - | 36 | PCLK | - | | IOPROC_EN = 0 | | SD | 32 | - | 35 | PCLK PCLK PCLK PCLK PCLK PCLK PCLK PCLK | _ | | Device Latency: | 3G (Level 3G (Level HD SD 3G (Level 3G (Level 3G (Level 3G (Level 3G (Level 3G (Level 4D SD 5D | 3G (Level A) | 6 | - | 9 | PCLK | - | | AUDIO_EN = 1, SMPTE mode, IOPROC_EN = 1 Device Latency: AUDIO_EN = 0, SMPTE mode, IOPROC_EN = 1 Device Latency: AUDIO_EN = 0, SMPTE mode, IOPROC_EN = 0 Device Latency: AUDIO_EN = 0, SMPTE bypass, IOPROC_EN = 0 Device Latency: DVB-ASI Device Latency: DVB-ASI Device Latency: DVB-ASI Device Latency: DVB-ASI Device Latency: DVB-ASI | _ | HD | 6 | - | 9 | PCLK | - | | | _ | SD | 5 | _ | 9 | PCLK | _ | | Device Latency:<br>DVB-ASI | - | SD | 12 | - | 16 | PCLK | - | | Reset Pulse Width | t <sub>reset</sub> | - | 1 | _ | _ | ms | _ | | Parallel Output | | | | | | | | | Parallel Clock Frequency | f <sub>PCLK</sub> | - | 13.5 | _ | 148.5 | MHz | _ | | Parallel Clock Duty Cycle | DC <sub>PCLK</sub> | _ | 40 | _ | 60 | % | _ | **Table 2-4: AC Electrical Characteristics (Continued)** | Parameter | Symbol | Condit | ions | Min | Тур | Max | Units | Notes | |-------------------------------|-----------------|------------------------------------|-------|------|-----|-----|-------|-------| | | | | SPI | 1.5 | - | - | ns | 1 | | | | 3G 10-bit | AUDIO | 1.5 | - | - | ns | 1 | | | | 6pF C <sub>LOAD</sub> | DBUS | 0.3 | - | - | ns | 1 | | | | | STAT | 0.3 | - | - | ns | 1 | | | | 3G 20-bit | DBUS | 1.0 | - | - | ns | 1 | | | | 6pF C <sub>LOAD</sub> | STAT | 1.0 | - | - | ns | 1 | | Output Data Hold Time (1.9\/) | <b>+</b> . | HD 10-bit | DBUS | 1.0 | - | - | ns | 1 | | Output Data Hold Time (1.8V) | t <sub>oh</sub> | 6pF C <sub>LOAD</sub> | STAT | 1.0 | - | - | ns | 1 | | | | HD 20-bit | DBUS | 1.0 | - | - | ns | 1 | | | | 6pF C <sub>LOAD</sub> | STAT | 1.0 | - | - | ns | 1 | | | - | SD 10-bit<br>6pF C <sub>LOAD</sub> | DBUS | 19.4 | - | - | ns | 1 | | | | | STAT | 19.4 | - | - | ns | 1 | | | | SD 20-bit<br>6pF C <sub>LOAD</sub> | DBUS | 38.0 | - | - | ns | 1 | | | | | STAT | 38.0 | - | - | ns | 1 | | | | 3G 10-bit<br>6pF C <sub>LOAD</sub> | SPI | 1.5 | - | - | ns | 2 | | | | | AUDIO | 1.5 | - | - | ns | 2 | | | | | DBUS | 0.3 | - | - | ns | 2 | | | | | STAT | 0.3 | - | - | ns | 2 | | | | 3G 20-bit | DBUS | 1.0 | - | - | ns | 2 | | | | 6pF C <sub>LOAD</sub> | STAT | 1.0 | - | - | ns | 2 | | Output Data Hold Time (2.21/) | <b>+</b> . | HD 10-bit | DBUS | 1.0 | - | - | ns | 2 | | Output Data Hold Time (3.3V) | t <sub>oh</sub> | 6pF C <sub>LOAD</sub> | STAT | 1.0 | - | _ | ns | 2 | | | | HD 20-bit | DBUS | 1.0 | - | - | ns | 2 | | | | 6pF C <sub>LOAD</sub> | STAT | 1.0 | - | - | ns | 2 | | | | SD 10-bit | DBUS | 19.4 | - | - | ns | 2 | | | | 6pF C <sub>LOAD</sub> | STAT | 19.4 | - | - | ns | 2 | | | | SD 20-bit | DBUS | 38.0 | - | - | ns | 2 | | | | 6pF C <sub>LOAD</sub> | STAT | 38.0 | - | _ | ns | 2 | **Table 2-4: AC Electrical Characteristics (Continued)** | Parameter | Symbol | Condit | ions | Min | Тур | Max | Units | Notes | |--------------------------------|-----------------|------------------------|-------|-----|-----|------|-------|-------| | | | | SPI | _ | _ | 14.0 | ns | 3 | | | | 3G 10-bit | AUDIO | - | _ | 7.0 | ns | 3 | | | | 15pF C <sub>LOAD</sub> | DBUS | - | - | 1.8 | ns | 3 | | | | | STAT | - | - | 2.5 | ns | 3 | | | | 3G 20-bit | DBUS | - | - | 3.7 | ns | 3 | | | | 15pF C <sub>LOAD</sub> | | 4.4 | ns | 3 | | | | Output Data Delay Time (1.8V) | + . | HD 10-bit | DBUS | - | - | 3.7 | ns | 3 | | Output Data Delay Time (1.8v) | t <sub>od</sub> | 15pF C <sub>LOAD</sub> | STAT | - | - | 4.4 | ns | 3 | | | | HD 20-bit | DBUS | - | - | 3.7 | ns | 3 | | | | 15pF C <sub>LOAD</sub> | STAT | - | - | 4.4 | ns | 3 | | | | SD 10-bit | DBUS | - | - | 22.2 | ns | 3 | | | | 15pF C <sub>LOAD</sub> | STAT | - | - | 22.2 | ns | 3 | | | | 3D 20 DIC | 41.0 | ns | 3 | | | | | | | 15pF C <sub>LOAD</sub> | STAT | - | - | 41.0 | ns | 3 | | | | | SPI | - | - | 14.0 | ns | 4 | | | | 3G 10-bit | AUDIO | - | - | 7.0 | ns | 4 | | | | 15pF C <sub>LOAD</sub> | DBUS | - | - | 1.9 | ns | 4 | | | | | STAT | - | - | 2.2 | ns | 4 | | | | 3G 20-bit | DBUS | - | - | 3.7 | ns | 4 | | | | 15pF C <sub>LOAD</sub> | STAT | - | - | 4.1 | ns | 4 | | Output Data Dalay Time (2.2)() | + . | HD 10-bit | DBUS | - | - | 3.7 | ns | 4 | | Output Data Delay Time (3.3V) | t <sub>od</sub> | 15pF C <sub>LOAD</sub> | STAT | - | - | 4.1 | ns | 4 | | | | HD 20-bit | DBUS | - | - | 3.7 | ns | 4 | | | | 15pF C <sub>LOAD</sub> | STAT | - | - | 4.1 | ns | 4 | | | | SD 10-bit | DBUS | - | - | 22.2 | ns | 4 | | | | 15pF C <sub>LOAD</sub> | STAT | - | - | 22.2 | ns | 4 | | | | SD 20-bit | DBUS | - | - | 41.0 | ns | 4 | | | | 15pF C <sub>LOAD</sub> | STAT | - | _ | 41.0 | ns | 4 | **Table 2-4: AC Electrical Characteristics (Continued)** | Parameter | Symbol | Condit | ions | Min | Тур | Max | Units | Notes | |------------------------------------|--------------------------------|---------------------------------------------|------------------------|------|-----|------|-------------------|-------| | | | | STAT | - | - | 0.4 | ns | 1 | | | | 3G 10-bit<br>6pF C <sub>LOAD</sub> | DBUS | - | - | 0.3 | ns | 1 | | | | LOAD | AUDIO | - | - | 0.6 | ns | 1 | | | | All other | STAT | - | - | 0.4 | ns | 1 | | | | modes | DBUS | - | - | 0.4 | ns | 1 | | Outset Data Disa/Fall Time // OV | + /+ | 6pF C <sub>LOAD</sub> | AUDIO | - | - | 0.6 | ns | 1 | | Output Data Rise/Fall Time (1.8V) | t <sub>r</sub> /t <sub>f</sub> | | STAT | - | - | 1.5 | ns | 3 | | | | 3G 10-bit<br>15pF C <sub>LOAD</sub> | DBUS | - | - | 1.1 | ns | 3 | | | | 1 LOAD | AUDIO | - | - | 2.3 | ns | 3 | | | | All other | STAT | - | - | 1.5 | ns | 3 | | | | modes | DBUS | - | - | 1.4 | ns | 3 | | | | 15pF C <sub>LOAD</sub> | AUDIO | - | - | 2.3 | ns | 3 | | | | | STAT | - | - | 0.5 | ns | 2 | | | | 3G 10-bit<br>6pF C <sub>LOAD</sub> | DBUS | - | - | 0.4 | ns | 2 | | O 1 - 1 D 1 - D' - /5 T' /2 D 4 | ± /± | LOAD | AUDIO | | 0.6 | ns | 2 | | | Output Data Rise/Fall Time (3.3V) | t <sub>r</sub> /t <sub>f</sub> | All other<br>modes<br>6pF C <sub>LOAD</sub> | STAT | - | - | 0.5 | ns | 2 | | | | | DBUS | - | - | 0.4 | ns | 2 | | | | | AUDIO | - | - | 0.6 | ns | 2 | | | | | STAT | - | - | 1.6 | ns | 4 | | | | 3G 10-bit<br>15pF C <sub>LOAD</sub> | DBUS | - | - | 1.5 | ns | 4 | | O 1 - 1 D 1 - D' - /5 T' /2 D 4 | ± /± | LOAD | AUDIO | - | - | 2.2 | ns | 4 | | Output Data Rise/Fall Time (3.3V) | t <sub>r</sub> /t <sub>f</sub> | All other | STAT | - | - | 1.6 | ns | 4 | | | | modes | DBUS | - | - | 1.4 | ns | 4 | | | | 15pF C <sub>LOAD</sub> | AUDIO | _ | _ | 2.2 | ns | 4 | | Serial Digital Input | | | | | | | | | | Serial Input Data Rate | DR <sub>SDI</sub> | _ | | 0.27 | _ | 2.97 | Gb/s | _ | | Serial Input Swing | $\Delta V_{SDI}$ | Differential v | | 500 | 800 | 1100 | mV <sub>p-p</sub> | - | | Serial Input Jitter Tolerance | IJT | Nominal<br>loop<br>bandwidth | Square<br>wave<br>mod. | 0.7 | 0.8 | - | UI | - | ### **Table 2-4: AC Electrical Characteristics (Continued)** | Parameter | Parameter Symbol Conditions | | | | | | Notes | |----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|----------------------------------------|------|-----|------|-------------------|-------| | Serial Digital Output | | | | | | | | | Serial Output Data Rate | DR <sub>SDO</sub> | - | 0.27 | - | 2.97 | Gb/s | _ | | Serial Output Swing | $\Delta V_{SDO}$ | Differential with 100 $\Omega$ | 350 | - | 600 | mV <sub>p-p</sub> | _ | | Serial Output Rise Time<br>20% ~ 80% | tr <sub>SDO</sub> | - | - | _ | 180 | ps | _ | | Serial Output Fall Time<br>20% ~ 80% | tf <sub>SDO</sub> | - | _ | - | 180 | ps | _ | | | | SMPTE colour bar 3G<br>signal | - | - | 100 | ps | - | | Serial Output Intrinsic Jitter | t <sub>OJ</sub> | SMPTE colour bar HD signal | - | - | 100 | ps | _ | | | | SMPTE colour bar SD signal | - | - | 400 | ps | _ | | | | 3G | - | 10 | - | ps | - | | Serial Output Duty Cycle Distortion | $DCD_SDD$ | HD | - | 10 | - | ps | - | | | | SD | - | 20 | _ | ps | _ | | Synchronous lock time | - | - | - | - | 25 | μs | _ | | | | Manual mode, noise immunity disabled | 100 | - | 350 | μs | _ | | Asynchronous lock time | - | Auto mode, noise immunity disabled | 100 | - | 600 | μs | 5 | | | | Noise immunity enabled | 100 | _ | 1200 | μs | 5 | | Lock time from power-up | - | After 20 minutes at -20°C | - | 325 | | ms | _ | | GSPI | | | | | | | | | GSPI Input Clock Frequency | f <sub>SCLK</sub> | | _ | - | 60 | MHz | 5 | | GSPI Input Clock Duty Cycle | DC <sub>SCLK</sub> | - | 40 | 50 | 60 | % | 5 | | GSPI Input Data Setup Time | - | - | 1.5 | - | _ | ns | 5 | | GSPI Input Data Hold Time | _ | | 1.5 | - | _ | ns | 5 | | GSPI Output Data Hold Time | _ | - 50% levels<br>3.3V or 1.8V operation | 1.5 | _ | - | ns | 5 | | CS low before SCLK rising edge | _ | - | 1.5 | _ | - | ns | 5 | | Time between end of command<br>word (or data in Auto-Increment<br>mode) and the first SCLK of the<br>following data word - write cycle | - | - | 37.1 | - | - | ns | 5 | ### **Table 2-4: AC Electrical Characteristics (Continued)** Guaranteed over recommended operating conditions unless otherwise noted. | Parameter | Symbol | Conditions | Min | Тур | Max | Units | Notes | |------------------------------------------------------------------------------------------------------------------------------|--------|--------------------------------------|-------|-----|-----|-------|-------| | Time between end of command word (or data in Auto-Increment mode) and the first SCLK of the following data word - read cycle | - | 50% levels<br>3.3V or 1.8V operation | 148.4 | - | - | ns | 5 | | CS high after SCLK falling edge | - | | 37.1 | - | _ | ns | 5 | #### Notes: - 1. 1.89V and 0°C. - 2. 3.47V and 0°C. - 3. 1.71V and 85°C - 4. 3.13V and 85°C - 5. Timing parameters defined in Section 4.20.3 # 3. Input/Output Circuits Figure 3-1: Digital Input Pin with Schmitt Trigger (20bit/10bit, AUDIO\_EN/DIS, CS\_TMS, SW\_EN, IOPROC\_EN/DIS, JTAG/HOST, RC\_BYP, RESET\_TRST, SCLK\_TCK, SDIN\_TDI, SDO\_EN/DIS, STANDBY, TIM\_861) Figure 3-2: Bidirectional Digital Input/Output Pin - Configured to Output unless in Reset Mode. (ACLK, AMCLK, AOUT\_1/2, AOUT\_3/4, AOUT\_5/6, AOUT\_7/8, DVB\_ASI, SMPTE\_BYPASS, WCLK) Figure 3-3: Bidirectional Digital Input/Output Pin with programmable drive strength. These pins are configured to output unless in Reset Mode; in which case they are high-impedance. The drive strength can be set by writing to address 06Dh in the host interface register. (DOUT0, DOUT1, DOUT2, DOUT3, DOUT4, DOUT5, DOUT6, DOUT7, DOUT8, DOUT9, SDOUT\_TDO, STAT0, STAT1, STAT2, STAT3, STAT4, STAT5, XTAL\_OUT, DOUT10, DOUT11, DOUT12, DOUT13, DOUT14, DOUT15, DOUT16, DOUT17, DOUT18, DOUT19, PCLK) Figure 3-4: XTAL1/XTAL2/XTAL\_OUT Figure 3-5: VBG Figure 3-6: LB\_CONT Figure 3-7: Loop Filter Figure 3-8: SDI/SDI and TERM Figure 3-9: SDO/SDO # 4. Detailed Description #### 4.1 Functional Overview The GS2970A is a multi-rate, multi-standard receiver with integrated SMPTE video processing as well as an integrated audio de-embedder, compliant with SMPTE ST 425, SMPTE ST 424, SMPTE ST 292 and SMPTE ST 259-C signals. When used in conjunction with Semtech's 3Gb/s-capable equalizers, a complete receive solution that supports full bandwidth 1080p video at 2.97Gb/s can be realized. The GS2970A includes an integrated reclocker, serial data loop through output, robust serial-to-parallel conversion, integrated SMPTE video processing, and additional processing functions such as audio extraction, ancillary data extraction, EDH support, and DVB-ASI decoding. The device supports four distinct modes of operation that can be set through external device pins or by programming internal registers through the host interface; SMPTE mode, Data-Through mode, DVB-ASI mode and Standby mode. In SMPTE mode, all video processing features, ancillary data extraction, and audio de-embedding features are enabled by default. In DVB-ASI mode, the GS2970A carries out 8b/10b decoding and generates 10-bit parallel DVB-ASI compliant data. In Data-Through mode, the device operates as a simple serial to parallel converter. No additional processing features are enabled. Standby mode is the low power consumption mode of the device. In this mode, the internal reclocker will unlock, and the internal configuration registers will not be accessible through the host interface. The GS2970A includes a JTAG interface for boundary scan testing. ## 4.2 SMPTE ST 425 Mapping - 3G Level A and Level B Formats ### 4.2.1 Level A Mapping Direct image format mapping - the mapping structure used to define 1080p/50/59.94/60 4:2:2 YCbCr 10 bit data, as supported by the GS2970A. See Figure 4-1: Figure 4-1: Level A Mapping #### 4.2.2 Level B Mapping The 2 x 292 HD SDI interface - this can be two distinct links running at 1.5Gb/s or one 3Gb/s link formatted according to SMPTE ST 292 on two 10-bit links (Y/C interleaved). For 1080p/50/59.94/60 4:2:2 video formats, each link should be line-interleaved as per SMPTE ST 372. See Figure 4-2: Figure 4-2: Level B Mapping The GS2970A distinguishes between Level A and Level B mappings at 3Gb/s. When Level B data is detected, each 10-bit link is demultiplexed into its individual component streams, and most video processing features, including error detection and correction are enabled separately for Data Stream 1 and Data Stream 2 (Link A and Link B, respectively). Note that audio demultiplexing and ancillary data extraction can only be enabled for one link for 3Gb/s Level B data. Data Stream 1 or Data Stream 2 can be selected via the host interface. ### 4.3 Serial Digital Input The GS2970A can accept serial digital inputs compliant with SMPTE ST 424, SMPTE ST 292 and SMPTE ST 259-C. The serial digital input buffer features $50\Omega$ input termination and can be DC-coupled to Semtech's 3Gb/s-capable equalizers. ### 4.4 Serial Digital Loop-Through Output The GS2970A contains a $100\Omega$ differential serial output buffer which can be configured to output either a retimed or a buffered version of the serial digital input. The SDO and $\overline{SDO}$ outputs of this buffer can interface directly to a 3Gb/s-capable, SMPTE compliant Semtech cable driver. See 5.1 Typical Application Circuit on page 144. When the $\overline{RC\_BYP}$ pin is set HIGH, the serial digital output is the re-timed version of the serial input. When the $\overline{RC\_BYP}$ pin is set LOW, the serial digital output is simply the buffered version of the serial input, bypassing the internal reclocker. The output can be disabled by setting the SDO\_EN/ $\overline{DIS}$ pin LOW. The output is also disabled when the STANDBY pin is asserted HIGH. When the output is disabled, both SDO and $\overline{SDO}$ pins are set to VDD and remain static. The SDO output is muted when the $\overline{RC\_BYP}$ pin is set HIGH and the PLL is unlocked (LOCKED pin is LOW). When muted, the output is held static at logic '0' or logic '1'. **Table 4-1: Serial Digital Output** | SDO_EN/DIS | RC_BYP | SDO/ <del>SDO</del> | |------------|--------|-------------------------| | 0 | Х | Disabled | | 1 | 1 | Re-timed | | 1 | 0 | Buffered (not re-timed) | **Note:** the serial digital output is muted when the GS2970A is unlocked. ### 4.5 Serial Digital Reclocker The GS2970A includes both a PLL stage and a sampling stage. The PLL is comprised of two distinct loops: - A coarse frequency acquisition loop sets the centre frequency of the integrated Voltage Controlled Oscillator (VCO) using an external 27MHz reference clock - A fine frequency and phase locked loop aligns the VCO's phase and frequency to the input serial digital stream The frequency lock loop results in a very fast lock time. The sampling stage re-times the serial digital input with the locked VCO clock. This generates a clean serial digital stream, which may be output on the SDO/ $\overline{\text{SDO}}$ output pins and converted to parallel data for further processing. Parallel data is not affected by $\overline{\text{RC\_BYP}}$ . Only the SDO is affected by this pin. ### 4.5.1 PLL Loop Bandwidth The fine frequency and phase lock loop in the GS2970A reclocker is non-linear. The PLL loop bandwidth scales with the jitter amplitude of the input data stream; automatically reduces bandwidth in response to higher jitter. This allows the PLL to reject more of the jitter in the input data stream and produce a very clean reclocked output. The loop bandwidth of the GS2970A PLL is defined with 0.2UI input jitter. The bandwidth is controlled by the LB\_CONT pin. Under nominal conditions, with the LB\_CONT pin floating and 0.2UI input jitter applied, the loop bandwidth is set to 1/1000 of the frequency of the input data stream. Connecting the LB\_CONT pin to 3.3V reduces the bandwidth to half of the nominal setting. Connecting the LB\_CONT pin to GND increases the bandwidth to double the nominal setting. Table 4-2 below summarizes this information. Table 4-2: PLL Loop Bandwidth | Input Data Rate | LB_CONT Pin Connection | Loop Bandwidth (MHz) <sup>1</sup> | |-----------------|------------------------|-----------------------------------| | | 3.3V | 0.135 | | SD | Floating | 0.27 | | | 0V | 0.54 | | | 3.3V | 0.75 | | HD | Floating | 1.5 | | | 0V | 3.0 | | | 3.3V | 1.5 | | 3G | Floating | 3.0 | | | 0V | 6.0 | <sup>&</sup>lt;sup>1</sup>Measured with 0.2UI input jitter applied ### 4.6 External Crystal/Reference Clock The GS2970A requires an external 27MHz reference clock for correct operation. This reference clock is generated by connecting a crystal to the XTAL1 and XTAL2 pins of the device. See Application Reference Design on page 144. Table 4-3 shows XTAL characteristics. Alternately, a 27MHz external clock source can be connected to the XTAL1 pin of the device, as shown in Figure 4-3. The frequency variation of the crystal including aging, supply and temperature variation, should be less than +/-100ppm. The equivalent series resistance (or motional resistance) should be a maximum of $50\Omega$ . The external crystal is used in the frequency acquisition process. It has no impact on the output jitter performance of the part when the part is locked to incoming data. Because of this, the only key parameter is the frequency variation of the crystal that is stated above. <sup>1.</sup> Capacitor values listed represent the total capacitance, including discrete capacitance and parasitic board capacitance. Figure 4-3: 27MHz Clock Sources **Table 4-3: Input Clock Requirements** | Parameter | Min | Тур | Max | Units | |------------------------------------------------------|--------------|-----|---------------|-------| | XTAL1 Low Level Input Voltage (V <sub>i</sub> ) | - | _ | 20% of VDD_IO | V | | XTAL1 High Level Input<br>Voltage (V <sub>ih</sub> ) | 80% of VDDIO | _ | - | V | | XTAL1 Input Slew Rate | 2 | _ | - | V/ns | | XTAL1 to XOUT Prop. Delay<br>(High to Low) | 1.3 | 1.5 | 2.3 | ns | | XTAL1 to XOUT Prop. Delay<br>(Low to High) | 1.3 | 1.6 | 2.3 | ns | #### Note: Valid when the cell is used to buffer an external clock source which is connected to the XTAL1 pin, then nothing should be connected to the XTAL2 pin. $<sup>2.\</sup>mbox{XTAL1}$ serves as an input, which may alternatively accept a 27MHz clock source. #### 4.7 Lock Detect The LOCKED output signal is available by default on the STAT3 output pin, but may be programmed to be output through any one of the six programmable multi-functional pins of the device: STAT[5:0]. The LOCKED output signal is set HIGH by the Lock Detect block under the following conditions: **Table 4-4: Lock Detect Conditions** | Mode of Operation | Mode Setting | Condition for Locked | |---------------------------------------------------|-----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Data-Through Mode | SMPTE_BYPASS = LOW<br>DVB_ASI = LOW | Reclocker PLL is locked. | | SMPTE Mode | SMPTE_BYPASS = HIGH<br>DVB_ASI = LOW | Reclocker PLL is locked. Two consecutive TRS words are detected in a two-line window. | | SMPTE Mode with Lock<br>Noise-Immunity<br>Enabled | SMPTE_BYPASS = HIGH<br>DVB_ASI = LOW<br>Bit 0x085[10] set to 1<br>AUTO/MAN = HIGH | Reclocker PLL is locked. Two consecutive TRS words are detected in a two-line window. The last two detected TRS words must have the same alignment. Note: Auto mode only. Not supported in Manual mode. | | DVB_ASI Mode | SMPTE_BYPASS = LOW<br>DVB_ASI = HIGH<br>Bit AUTO/MAN = LOW | Reclocker PLL is locked. 32 consecutive DVB_ASI words with no errors are detected within a 128-word window. | **Note 1:** The part will lock into ASI in Auto mode, but could falsely unlock for some ASI input patterns. **Note 2:** In Standby mode, the reclocker PLL unlocks. However, the LOCKED signal retains whatever state it previously held. So, if before Standby assertion, the LOCKED signal is HIGH, then during standby, it remains HIGH regardless of the status of the PLL. ### 4.7.1 Asynchronous Lock The lock detection algorithm is a continuous process, beginning at device power-up or after a system reset. It continues until the device is powered down or held in reset. The device first determines if a valid serial digital input signal has been presented to the device. If no valid serial data stream has been detected, the serial data into the device is considered invalid, and the LOCKED signal is LOW. Once a valid input signal has been detected, the asynchronous lock algorithm enters a "hunt" phase, in which the device attempts to detect the presence of either TRS words or DVB-ASI sync words. By default, the device powers up in auto mode (the AUTO/MAN bit in the host interface is set HIGH). In this mode, the device operating frequency toggles between 3G, HD and SD rates as it attempts to lock to the incoming data rate. The PCLK output continues to operate, and the frequency may switch between 148.5MHz, 74.25MHz, 27MHz and 13.5MHz. When the device is operating in manual mode (AUTO/ $\overline{\text{MAN}}$ ) bit in the host interface is LOW), the operating frequency needs to be set through the host interface using the RATE\_DET[1:0] bits. In this mode, the asynchronous lock algorithm does not toggle the operating rate of the device and attempts to lock within a single standard. Lock is achieved within three lines of the selected standard. ### 4.7.2 Signal Interruption The device tolerates a signal interruption of up to $10\mu s$ without unlocking, as long as no TRS words are deleted by this interruption. If a signal interruption of greater than $10\mu s$ is detected, the lock detection algorithm may lose the current data rate, and LOCKED will de-assert until the data rate is re-acquired by the lock detection block. ### 4.8 SMPTE Functionality #### 4.8.1 Descrambling and Word Alignment The GS2970A performs NRZI to NRZ decoding and data descrambling according to SMPTE ST 424/SMPTE ST 292/SMPTE ST 259-C and word aligns the data to TRS sync words. When operating in manual mode (AUTO/ $\overline{MAN}$ = LOW), the device only carries out SMPTE decoding, descrambling and word alignment when the $\overline{SMPTE}$ \_BYPASS pin is set HIGH and the DVB\_ASI pin is set LOW. When operating in Auto mode (AUTO/ $\overline{MAN}$ = HIGH), the GS2970A carries out descrambling and word alignment to enable the detection of TRS sync words. When two consecutive valid TRS words (SAV and EAV), with the same bit alignment have been detected, the device word-aligns the data to the TRS ID words. TRS ID word detection is a continuous process. The device remains in SMPTE mode until TRS ID words fail to be detected. Note 1: Both 8-bit and 10-bit TRS headers are identified by the device. **Note 2:** In 3G Level B mode, the device only supports Data Stream 1 and Data Stream 2 having the same bit width (i.e. both data streams contain 8-bit data, or both data streams contain 10-bit data). If the bit widths between the two data streams are different, the GS2970A cannot word align the input stream, and switches in Data-Through mode. # **4.9 Parallel Data Outputs** The parallel data outputs are aligned to the rising edge of the PCLK. #### 4.9.1 Parallel Data Bus Buffers The parallel data bus, status signal outputs and control signal input pins are all connected to high-impedance buffers. The device supports 1.8 or 3.3V (LVTTL and LVCMOS levels) supplied at the IO\_VDD and IO\_GND pins. All output buffers (including the PCLK output), are set to high-impedance in Reset mode $(\overline{RESET} \ TRST = LOW)$ . #### I/O Timing Specs: #### 10-bit SDR Mode: | | | | | | | TUDHL | vivioae | | | | | | |------|---------|-------------|-------------------|---------|-------------|-------------------|---------|-------------|-------------------|---------|-------------|-------------------| | | | | 3. | 3V | | | 1.8V | | | | | | | | toh | tr/tf (min) | C <sub>load</sub> | tod | tr/tf (max) | C <sub>load</sub> | toh | tr/tf (min) | C <sub>load</sub> | tod | tr/tf (max) | C <sub>load</sub> | | dbus | 1.000ns | 0.400ns | C E | 3.700ns | 1.400ns | 15 5 | 1.000ns | 0.400ns | C E | 3.700ns | 1.400ns | 155 | | stat | 1.000ns | 0.500ns | 6 pF | 4.100ns | 1.600ns | 15 pF | 1.000ns | 0.400ns | 6 pF | 4.400ns | 1.500ns | 15 pF | | | | 10bSD Mode | | | | | | | | | | | | |------|---------------------------------------------------------------------|------------|------|----------|---------|-------|----------|-------------|-------------------|----------|-------------|-------------------|--| | | | | 3. | 3V | | | 1.8V | | | | | | | | | toh tr/tf (min) C <sub>load</sub> tod tr/tf (max) C <sub>load</sub> | | | | | | | tr/tf (min) | C <sub>load</sub> | tod | tr/tf (max) | C <sub>load</sub> | | | dbus | 19.400ns | 0.400ns | C E | 22.200ns | 1.400ns | 15 pF | 19.400ns | 0.400ns | C F | 22.200ns | 1.400ns | 155 | | | stat | 19.400ns | 0.500ns | 6 pF | 22.200ns | 1.600ns | 15 pr | 19.400ns | 0.400ns | 6 pF | 22.200ns | 1.500ns | 15 pF | | Figure 4-4: PCLK to Data and Control Signal Output Timing - SDR Mode 1 #### **I/O Timing Specs:** | | | 20b3G and 20bHD Modes | | | | | | | | | | | | | |------|---------|-----------------------|-------------------|---------|-------------|-------------------|---------|-------------|-------------------|---------|-------------|-------------------|--|--| | | | | 3. | 3V | | | 1.8V | | | | | | | | | | toh | tr/tf (min) | C <sub>load</sub> | tod | tr/tf (max) | C <sub>load</sub> | toh | tr/tf (min) | C <sub>load</sub> | tod | tr/tf (max) | C <sub>load</sub> | | | | dbus | 1.000ns | 0.400ns | 6 [ | 3.700ns | 1.400ns | 15 55 | 1.000ns | 0.400ns | 6 55 | 3.700ns | 1.400ns | 15 | | | | stat | 1.000ns | 0.500ns | 6 pF | 4.100ns | 1.600ns | 15 pF | 1.000ns | 0.400ns | 6 pF | 4.400ns | 1.500ns | 15 pF | | | | | 20bSD Mode | | | | | | | | | | | | | |------|------------|-------------|-------------------|----------|-------------|-------------------|----------|-------------|-------------------|----------|-------------|-------------------|--| | | | | 3. | 3V | | | 1.8V | | | | | | | | | toh | tr/tf (min) | C <sub>load</sub> | tod | tr/tf (max) | C <sub>load</sub> | toh | tr/tf (min) | C <sub>load</sub> | tod | tr/tf (max) | C <sub>load</sub> | | | dbus | 38.000ns | 0.400ns | 6 25 | 41.000ns | 1.400ns | 15 55 | 38.000ns | 0.400ns | 6 - 5 | 41.000ns | 1.400ns | 15 55 | | | stat | 38.000ns | 0.500ns | 6 pF | 41.000ns | 1.600ns | 15 pF | 38.000ns | 0.400ns | 6 pF | 41.000ns | 1.500ns | 15 pF | | Figure 4-5: PCLK to Data and Control Signal Output Timing - SDR Mode 2 #### I/O Timing Specs: #### **DDR Mode**: | | 10b3G Mode | | | | | | | | | | | | |------|------------|-------------|------------|---------|-------------|-------------------|---------|-------------|-------------------|---------|-------------|-------------------| | | 3.3V | | | | | | 1.8V | | | | | | | | toh | tr/tf (min) | $C_{load}$ | tod | tr/tf (max) | C <sub>load</sub> | toh | tr/tf (min) | C <sub>load</sub> | tod | tr/tf (max) | C <sub>load</sub> | | dbus | 0.450ns | 0.400ns | C E | 1.900ns | 1.500ns | 15 pF | 0.400ns | 0.300ns | 6 pF | 1.800ns | 1.100ns | 15 pF | | stat | 0.450ns | 0.500ns | 6 pF | 2.200ns | 1.600ns | | 0.450ns | 0.400ns | | 2.500ns | 1.500ns | | Figure 4-6: PCLK to Data and Control Signal Output Timing - DDR Mode The GS2970A has a 20-bit output parallel bus, which can be configured for different output formats as shown in Table 4-5. **Table 4-5: GS2970A Output Video Data Format Selections** | | | Pin/I | Register Bit | | DOUT[19:10] | | | |--------------------------------------|-----------------|-------|--------------|-------------------------------------------|-------------|--------------------------------------------------------------------------------|-----------------------------------------------------------------------------------| | Output Data<br>Format | 20BIT<br>/10BIT | | | RATE_ <u>SMPTE_</u><br>SEL1 <u>BYPASS</u> | | | DOUT[9:0] | | 20-bit<br>demultiplexed HD<br>format | HIGH | LOW | LOW | HIGH | LOW | Chroma | Luma | | 20-bit data output<br>HD format | HIGH | LOW | LOW | LOW | LOW | DATA | DATA | | 20-bit<br>demultiplexed SD<br>format | HIGH | HIGH | Х | HIGH | LOW | Chroma | Luma | | 20-bit data output<br>SD format | HIGH | HIGH | Х | LOW | LOW | DATA | DATA | | 10-bit multiplexed<br>3G DDR format | LOW | LOW | HIGH | HIGH | LOW | Driven LOW | Data Stream One/<br>Data Stream Two* | | 10-bit multiplexed<br>HD format | LOW | LOW | LOW | HIGH | LOW | Driven LOW | Luma/Chroma | | 10-bit data output<br>HD format | LOW | LOW | LOW | LOW | LOW | Driven LOW | DATA | | 10-bit multiplexed<br>SD format | LOW | HIGH | Х | HIGH | LOW | Driven LOW | Luma/Chroma | | 10-bit data output<br>SD format | LOW | HIGH | Х | LOW | LOW | Driven LOW | DATA | | 20-bit<br>demultiplexed 3G<br>format | HIGH | LOW | HIGH | HIGH | LOW | Data Stream Two* | Data Stream One* | | DVB-ASI format | LOW | HIGH | х | - | HIGH | DOUT18 =<br>DOUT17<br>DOUT16<br>DOUT15<br>DOUT14<br>DOUT13<br>DOUT12<br>DOUT11 | WORD_ERR SYNC_OUT = H_OUT = G_OUT = F_OUT = E_OUT = D_OUT = C_OUT = B_OUT = A_OUT | <sup>\*</sup>In 3G Mode, the data streams can be swapped at the output through the host interface. Note: When in Auto Mode, swap RATE\_SEL with RATE\_DET. ### 4.9.2 Parallel Output in SMPTE Mode When the device is operating in SMPTE mode ( $\overline{SMPTE\_BYPASS}$ = HIGH and DVB\_ASI = LOW), data is output in either Multiplexed or Demultiplexed form depending on the setting of the 20bit/ $\overline{10bit}$ pin. When operating in 20-bit mode ( $20bit/\overline{10bit} = HIGH$ ), the output data is demultiplexed Luma and Chroma data for SD and HD data rates, and Data Stream 1 and Data Stream 2 for the 3G data. When operating in 10-bit mode ( $20bit/\overline{10bit} = LOW$ ), the output data is multiplexed Luma and Chroma data for SD and HD data rates, and multiplexed Data Stream 1 and Data Stream 2 for the 3G data. In this mode, the data is presented on the DOUT[19:10] pins, with DOUT[9:0] being forced LOW. ### 4.9.3 Parallel Output in DVB-ASI Mode In DVB-ASI mode, the $20bit/\overline{10bit}$ pin must be set LOW to configure the output parallel bus for 10-bit operation. DVB-ASI mode is enabled when the AUTO/MAN bit is LOW, SMPTE\_BYPASS pin is LOW and the DVB ASI pin is HIGH. The extracted 8-bit data is presented on DOUT[17:10] such that DOUT[17:10] = HOUT ~ AOUT, where AOUT is the least significant bit of the decoded transport stream data. In addition, the DOUT19 and DOUT18 pins are configured as DVB-ASI status signals WORDERR and SYNCOUT respectively. SYNCOUT is HIGH whenever a K28.5 sync character is output from the device. WORDERR is HIGH whenever the device has detected a running disparity error or illegal code word. ### 4.9.4 Parallel Output in Data-Through Mode This mode is enabled when the SMPTE\_BYPASS and DVB\_ASI pins are LOW. In this mode, data is passed to the output bus without any decoding, descrambling or word-alignment. The output data width (10-bit or 20-bit) is controlled by the setting of the $20bit/\overline{10bit}$ pin. **Note:** In order to use Data-Through Mode, a 3G-B input signal must not be connected at the input of the device when the switch is made from Auto Mode to Data-Through Mode. ### 4.9.5 Parallel Output Clock (PCLK) The frequency of the PCLK output signal of the GS2970A is determined by the output data rate and the $20bit/\overline{10bit}$ pin setting. Table 4-6 lists the output signal formats according to the data format selected in Manual mode (AUTO/ $\overline{MAN}$ ) bit in the host interface is set LOW), or detected in Auto mode (AUTO/ $\overline{MAN}$ ) bit in the host interface is set HIGH). Table 4-6: GS2970A PCLK Output Rates | Out and Date | | | | | | | |-------------------------------------|-----------------|-----------|-----------|------------------|---------|----------------------------| | Output Data –<br>Format | 20bit/<br>10bit | RATE_DET0 | RATE_DET1 | SMPTE_<br>BYPASS | DVB-ASI | PCLK Rate | | 20-bit demultiplexed<br>HD format | HIGH | LOW | LOW | HIGH | LOW | 74.25 or<br>74.25/1.001MHz | | 20-bit data output<br>HD format | HIGH | LOW | LOW | LOW | LOW | 74.25 or<br>74.25/1.001MHz | | 20-bit demultiplexed<br>SD format | HIGH | HIGH | Х | HIGH | LOW | 13.5MHz | | 20-bit data output<br>SD format | HIGH | HIGH | Х | LOW | LOW | 13.5MHz | | 20-bit demultiplexed<br>3G format | HIGH | LOW | HIGH | HIGH | LOW | 148.5 or<br>148.5/1.001MHz | | 10-bit multiplexed<br>3G DDR format | LOW | LOW | HIGH | HIGH | LOW | 148.5 or<br>148.5/1.001MHz | | 10-bit multiplexed<br>HD format | LOW | LOW | LOW | HIGH | LOW | 148.5 or<br>148.5/1.001MHz | | 10-bit data output<br>HD format | LOW | LOW | LOW | LOW | LOW | 148.5 or<br>148.5/1.001MHz | | 10-bit multiplexed<br>SD format | LOW | HIGH | Х | HIGH | LOW | 27MHz | | 10-bit data output<br>SD format | LOW | HIGH | х | LOW | LOW | 27MHz | | 10-bit ASI output<br>SD format | LOW | HIGH | х | LOW | HIGH | 27MHz | ### 4.9.6 DDR Parallel Clock Timing The GS2970A has the ability to transmit 10-bit parallel video data with a DDR (Dual Data Rate) pixel clock over a single-ended interface. DDR Mode can be enabled when the SDI data bandwidth is 3Gb/s. In this case, the 10-bit parallel data rate is 297Mb/s, and the frequency of the DDR clock is 148.5MHz (10-bit output in 3G mode). The DDR pixel clock avoids the need to operate a high-drive pixel clock at 297MHz. This reduces power consumption, clock drive strength, and noise generation, and precludes from generating excessive EMI had PCLK on the board have to run at 297MHz. It also enables easier board routing and avoids the need to use the higher-speed I/Os on FPGAs, which may require more expensive speed grades. Figure 4-7 and Figure 4-8 show how the DDR interface operates. The pixel clock is transmitted at half the data rate, and the interleaved data is sampled at the receiver on both clock edges. Figure 4-7: DDR Video Interface - 3G Level A Figure 4-8: DDR Video Interface - 3G Level B The GS2970A has the ability to shift the Setup/Hold window on the receive interface, by using an on-chip delay line to shift the phase of PCLK with respect to the data bus. The timing of the PCLK output, relative to the data, can be adjusted through the host interface registers. Address 06Ch contains the delay line controls: Bit[5] (DEL\_LINE\_CLK\_SEL) is a coarse delay adjustment that selects between the default (nominal) PCLK phase and a quadrature phase, for a 90° phase shift. Bits[4:0] (DEL\_LINE\_OFFSET) comprise a fine delay adjustment to shift the PCLK in 40ps increments (typical conditions). The maximum fine delay adjustment is approximately 1.2ns under nominal conditions. An example delay adjustment over min/typ/max conditions is illustrated in Figure 4-9. The target delay is 0.84ns under typical conditions (approximately 45° PCLK phase shift), and requires a control word setting of 0x0014 for address 0x006C. #### 90° phase shift Typical 45° phase shift Figure 4-9: Delay Adjustment Ranges ### 4.10 Timing Signal Generator The GS2970A has an internal timing signal generator which is used to generate digital FVH timing reference signals, to detect and correct certain error conditions and automatic video standard detection. The timing signal generator is only operational in SMPTE mode $(\overline{SMPTE\_BYPASS} = HIGH)$ . The timing signal generator consists of a number of counters and comparators operating at video pixel and video line rates. These counters maintain information about the total line length, active line length, total number of lines per field/frame and total active lines per field/frame for the received video standard. It takes one video frame to obtain full synchronization to the received video standard. **Note:** Both 8-bit and 10-bit TRS words are identified by the device. Once synchronization has been achieved, the timing signal generator continues to monitor the received TRS timing information to maintain synchronization. The timing signal generator re-synchronizes all pixel and line based counters on every received TRS ID. Note that for correct operation of the timing signal generator, the SW\_EN input pin must be set LOW, unless manual synchronous switching is enabled (Section 4.10.1). ### 4.10.1 Manual Switch Line Lock Handling The principle of switch line lock handling is that the switching of synchronous video sources will only disturb the horizontal timing and alignment, whereas the vertical timing remains in synchronization - i.e. switching between video sources of the same format. To account for the horizontal disturbance caused by a synchronous switch, the word alignment block and timing signal generator automatically re-synchronizes to the new timing immediately if the synchronous switch happens during the designated switch line, as defined in SMPTE recommended practice RP168-2002. The device samples the SW\_EN pin on every PCLK cycle. When a Logic LOW to HIGH transition on this pin is detected anywhere within the active line, the word alignment block and timing signal generator re-synchronize immediately to the next TRS word. This allows the system to force immediate lock on any line, if the switch point is non-standard. To ensure proper switch line lock handling, the SW\_EN signal should be asserted HIGH anywhere within the active portion of the line on which the switch has taken place, and should be held HIGH for approximately one video line. After this time period, SW\_EN should be de-asserted. SW EN should be held LOW during normal device operation. **Note:** It is the rising edge of the SW\_EN signal, which generates the switch line lock re-synchronization. This edge must be in the active portion of the line containing the video switch point. Figure 4-10: Switch Line Locking on a Non-Standard Switch Line ### 4.10.2 Automatic Switch Line Lock Handling The synchronous switch point is defined for all major video standards in SMPTE RP168-2002. The device automatically re-synchronizes the word alignment block and timing signal generator at the switch point, based on the detected video standard. The device, as described in Section 4.10.1 and Figure 4-10 above, implements the re-synchronization process automatically, every field/frame. The switch line is defined as follows: - For 525 line interlaced systems: resynchronization takes place at then end of lines 10 & 273 - For 525 line progressive systems: resynchronization takes place at then end of line 10 - For 625 line interlaced systems: resynchronization takes place at then end of lines 6 & 319 - For 625 line progressive systems: resynchronization takes place at then end of line 6 - For 750 line progressive systems: resynchronization takes place at then end of line 7 - For 1125 line interlaced systems: resynchronization takes place at then end of lines 7 & 568 - For 1125 line progressive systems: resynchronization takes place at then end of line 7 **Note:** Unless indicated by SMPTE ST 352 payload identifier packets, the GS2970A does not distinguish between 1125-line progressive segmented-frame (PsF) video and 1125-line interlaced video operating at 25 or 30fps. However. PsF video operating at 24fps is detected by the device. A full list of all major video standards and switching lines is shown in Table 4-7. ### 4.10.3 Switch Line Lock Handling During Level B to Level A Conversion When 3G data is detected by the GS2970A, and Level B to Level A conversion is enabled, the device only supports a limited phase offset between two synchronous video sources if a synchronous switch is implemented. If the synchronous switch point results in an "extended" active video period, the GS2970A only re-synchronizes to the following TRS ID if the phase difference between the two sources is less than or equal to $10\mu s$ . If the phase difference is greater than $10\mu s$ , the GS2970A takes one additional line to re-synchronize. In this case, the user may observe a missing H pulse on the line following the switch line, on the H timing output. Note that this $10\mu s$ constraint is only valid when Level B to Level A conversion is enabled, and only when the synchronous switch point results in an extended active video area. **Table 4-7: Switch Line Position for Digital Systems** | System | Frame Rate<br>& Structure | Pixel Structure | | Signal<br>Standard | Parallel<br>Interface | Serial<br>Interface | Line No. | |--------|---------------------------|-----------------|---------|--------------------|-----------------------|---------------------|----------| | | 60/P | | | ST 274 + RP211 | | | 7 | | | 50/P | | | ST 274 + RP211 | | | | | | 60/I | | | ST 274 + RP211 | | | 7/500 | | | 50/I | | | ST 274 | ST 274 + RP211 | | 7/569 | | 1125 | 30/P | 1030 1000 | 4:2:2 | ST 274 | + RP211 | ST 292 | | | 1125 | 25/P | 1920x1080 | 4.2.2 | ST 274 | + RP211 | 31 292 | | | | 24/P | | | ST 274 | + RP211 | | 7 | | | 30/PsF | | | ST 274 | ST 274 + RP211 | | , | | | 25/PsF | | | ST 274 + RP211 | | 1 | | | | 24/PsF | | | ST 274 | ST 274 + RP211 | | İ | | | 60/P | | 4:2:2 | ST 296 | | ST 292 | | | | 50/P | | | ST 296 | | | | | 750 | 30/P | 1280x720 | | ST 296 | | | 7 | | | 25/P | | | ST | ST 296 | | | | | 24/P | | ST 296 | | | | | | | 50/P | 720x576 | 4:2:2 | BT.1358 | ST 349 | ST 292 | | | | | | | BT.1358 | ST 347 | ST 344 | | | | | | | BT.1358 | BT.1358 | BT.1362<br>ST 292 | 6 | | | | | 4:2:0 | BT.1358 | ST 349 | | | | | | | | BT.1358 | BT.1358 | BT.1362 | | | | | 960x576 | 4:2:2 | BT.601 | ST 349 | ST 292 | | | 625 | | | | BT.601 | BT.656 | ST 259 | | | | | | 4:4:4:4 | BT.799 | ST 349 | ST 292 | | | | 50/1 | 720 576 | | BT.799 | ST 347 | ST 344 | 6/210 | | | | | | BT.799 | BT.799 | ST 344 | 6/319 | | | | 720x576 | | BT.799 | BT.799 | - | | | | | | 4:2:2 | BT.601 | ST 349 | ST 292 | | | | | | | BT.601 | ST 125 | ST 259 | | Table 4-7: Switch Line Position for Digital Systems (Continued) | System | Frame Rate<br>& Structure | Pixel St | ructure | Signal<br>Standard | Parallel<br>Interface | Serial<br>Interface | Line No. | |---------|---------------------------|-----------|---------|--------------------|------------------------------------------|---------------------|----------| | | | 720x483 | 4:2:2 | ST 293 | ST 349 | ST 292 | 10 | | | | | | ST 293 | ST 347 | ST 344 | | | | 59.94/P | | | ST 293 | ST 293 | ST 294 | | | | | | 4:2:0 | ST 293 | ST 349 | ST 292 | | | | | | 4.2.0 | ST 293 | ST 293 | ST 294 | | | | | 960x483 | 4:2:2 | ST 267 | ST 349 | ST 292 | 10/273 | | 525 | | 900x483 | | ST 267 | ST 267 | ST 259 | | | | 59.94/I | 720x483 | 4:4:4 | ST 267 | ST 349 | ST 292 | | | | | | | ST 267 | ST 347 | ST 344 | | | | | | | ST 267 | RP174 | ST 344 | | | | | | | ST 267 | RP175 | RP175 | | | | | | 4:2:2 | ST 125 | ST 349 | ST 292 | | | | | | | ST 125 | ST 125 | ST 259 | | | | P or PsF<br>structure | 1920×1080 | 4:2:2 | ST 274 | ST 274 +<br>ST 348<br>ST 296 +<br>ST 348 | ST 292 | 7 | | HD-SDTI | I structure | | | ST 274 | | | 7/569 | | | P structure | 1280x720 | | ST 296 | | | 7 | | CDTI | 50/I | 720x576 | 4:2:2 | BT.656 | BT.656 +<br>ST 305<br>ST 125 +<br>ST 305 | ST 259 | 6/319 | | SDTI | 59.94/I | 720x483 | | ST 125 | | | 10/273 | # **4.11 Programmable Multi-function Outputs** The GS2970A has six multi-function output pins, STAT[5:0], which are programmable via the host interface to output one of the following signals: **Table 4-8: Output Signals Available on Programmable Multi-Function Pins** | Status Signal | Selection Code | Default Output Pin | |-------------------------------------------------|----------------|--------------------| | H/HSYNC (according to TIM_861 Pin) Section 4.12 | 0000 | STAT 0 | | V/VSYNC (according to TIM_861 Pin) Section 4.12 | 0001 | STAT 1 | | F/DE (according to TIM_861 Pin) Section 4.12 | 0010 | STAT 2 | | LOCKED Section 4.7 | 0011 | STAT 3 | | Y/1ANC Section 4.17 | 0100 | STAT 4 | | C/2ANC Section 4.17 | 0101 | - | Table 4-8: Output Signals Available on Programmable Multi-Function Pins (Continued) | Status Signal | Selection Code | Default Output Pin | |-------------------------|----------------|--------------------| | DATA ERROR Section 4.16 | 0110 | STAT 5 | | VIDEO ERROR | 0111 | - | | AUDIO ERROR | 1000 | - | | EDH DETECTED | 1001 | - | | CARRIER DETECT | 1010 | - | | RATE_DET0 | 1011 | - | | RATE_DET1 | 1100 | = | #### Note: Each of the STAT[5:0] pins are configurable individually using the register bits in the host interface; STAT[5:0]\_CONFIG (008h/009h). www.semtech.com # 4.12 H:V:F Timing Signal Generation The GS2970A extracts critical timing parameters from the received TRS words. Horizontal blanking (H), Vertical blanking (V), and Field odd/even (F) timing are output on the STAT[2:0] pins by default. Using the H\_CONFIG bit in the host interface, the H signal timing can be selected as one of the following: - 1. Active line blanking (H\_CONFIG = LOW) the H output is HIGH for the horizontal blanking period, including the EAV TRS words. - 2. TRS based blanking (H\_CONFIG = HIGH) the H output is set HIGH for the entire horizontal blanking period as indicated by the H bit in the received TRS signals. The timing of these signals is shown in the figures below. **Note:** Both 8-bit and 10-bit TRS words are identified by the device. Figure 4-11: H:V:F Output Timing - 3G Level A and HDTV 20-bit Mode Figure 4-12: H:V:F Output Timing - 3G Level A and HDTV 10-bit Mode 3G Level B 20-bit Mode, each 10-bit stream Figure 4-13: H:V:F Output Timing - 3G Level B 10-bit Mode Figure 4-14: H:V:F Output Timing - HD 20-bit Output Mode Figure 4-15: H:V:F Output Timing - HD 10-bit Output Mode Figure 4-16: H:V:F Output Timing - SD 20-bit Output Mode Figure 4-17: H:V:F Output Timing - SD 10-bit Output Mode ### 4.12.1 CEA-861 Timing Generation The GS2970A is capable of generating CEA 861 timing instead of SMPTE HVF timing for all of the supported video formats. This mode is selected when the TIM\_861 pin is HIGH. Horizontal sync (HSYNC), Vertical sync (VSYNC), and Data Enable (DE) timing are output on the STAT[2:0] pins by default. Table 4-9 shows the CEA-861 formats supported by the GS2970A: **Table 4-9: Supported CEA-861 Formats** | Format | CEA-861 Format | VD_STD[5:0] | |-------------------------------|-----------------|--------------------| | 720(1440) x 480i @ 59.94/60Hz | 6 & 7 | 16h, 17h, 19h, 1Bh | | 720(1440) x 576i @ 50Hz | 21 & 22 | 18h, 1Ah | | 1280 x 720p @ 59.94/60Hz | 4 | 20h, 00h | | 1280 x 720p @ 50Hz | 19 | 24h, 04h | | 1920 x 1080i @ 59.94/60Hz | 5 | 2Ah, 0Ah | | 1920 x 1080i @ 50Hz | 20 | 2Ch, 0Ch | | 1920 x 1080p @ 29.97/30Hz | 34 <sup>1</sup> | 2Bh, 0Bh | | 1920 x 1080p @ 25Hz | 33 <sup>2</sup> | 2Dh, 0Dh | | 1920 x 1080p @ 23.98/24Hz | 32 | 30h, 10h | | 1920 x 1080p @ 59.94/60Hz | 16 <sup>1</sup> | 2Bh | | 1920 x 1080p @ 50Hz | 31 <sup>2</sup> | 2Dh | #### Notes: 1,2: Timing is identical for the corresponding formats. ### 4.12.1.1 Vertical Timing When CEA861 timing is selected, the device outputs standards compliant CEA861 timing signals as shown in the figures below; for example 240 active lines per field for SMPTE ST 125. The register bit TRS\_861 is used to select DFP timing generator mode which follows the vertical blanking timing as defined by the embedded TRS code words. The timing of the CEA 861 timing reference signals can be found in the CEA 861 specifications. For information, they are included in the following diagrams. These diagrams may not be comprehensive. **Table 4-10: CEA861 Timing Formats** | Format | Parameters | |--------|----------------------------------------------------| | 4 | H:V:DE Input Timing 1280 x 720p @ 59.94/60Hz | | 5 | H:V:DE Input Timing 1920 x 1080i @ 59.94/60Hz | | 6&7 | H:V:DE Input Timing 720 (1440) x 480i @ 59.94/60Hz | | 19 | H:V:DE Input Timing 1280 x 720p @ 50Hz | | 20 | H:V:DE Input Timing 1920 x 1080i @ 50Hz | | 21&22 | H:V:DE Input Timing 720 (1440) x 576 @ 50Hz | | 16 | H:V:DE Input Timing 1920 x 1080p @ 59.94/60Hz | | 31 | H:V:DE Input Timing 1920 x 1080p @ 50Hz | | 32 | H:V:DE Input Timing 1920 x 1080p @ 23.94/24Hz | | 33 | H:V:DE Input Timing 1920 x 1080p @ 25Hz | | 34 | H:V:DE Input Timing 1920 x 1080p @ 29.97/30Hz | Figure 4-18: H:V:DE Output Timing 1280 x 720p @ 59.94/60 (Format 4) Figure 4-19: H:V:DE Output Timing 1920 x 1080i @ 59.94/60 (Format 5) Figure 4-20: H:V:DE Output Timing 720 (1440) x 480i @ 59.94/60 (Format 6&7) Figure 4-21: H:V:DE Output Timing 1280 x 720p @ 50 (Format 19) Figure 4-22: H:V:DE Output Timing 1920 x 1080i @ 50 (Format 20) Figure 4-23: H:V:DE Output Timing 720 (1440) x 576 @ 50 (Format 21 & 22) Figure 4-24: H:V:DE Output Timing 1920 x 1080p @ 59.94/60 (Format 16) Figure 4-25: H:V:DE Output Timing 1920 x 1080p @ 50 (Format 31) Figure 4-26: H:V:DE Output Timing 1920 x 1080p @ 23.94/24 (Format 32) Figure 4-27: H:V:DE Output Timing 1920 x 1080p @ 25 (Format 33) Figure 4-28: H:V:DE Output Timing 1920 x 1080p @ 29.97/30 (Format 34) ### 4.13 Automatic Video Standards Detection Using the timing extracted from the received TRS signals, the GS2970A is able to identify the received video standard. In 3G input mode, the GS2970A measures the timing parameters of one of the two identical data streams. The Rate Selection/Indication bits and the VD\_STD code may be used in combination to determine the video standard. The total samples per line, active samples per line, total lines per field/frame and active lines per field/frame are all measured. Four registers are provided to allow the system to read the video standard information from the device. These raster structure registers are provided in addition to the VIDEO\_FORMAT\_352\_A\_X and VIDEO\_FORMAT\_352\_B\_X registers, and are updated once per frame at the end of line 12. The raster structure registers also contain three status bits: STD\_LOCK, INT/ $\overline{PROG}$ and M. The STD\_LOCK bit is set HIGH whenever the timing signal generator is fully synchronized to the incoming standard, and detects it as one of the supported formats. The INT/ $\overline{PROG}$ bit is set HIGH if the detected video standard is interlaced and LOW if the detected video standard is progressive. M is set HIGH if the clock frequency includes the "1000/1001" factor denoting a 23.98, 29.97 or 59.94Hz frame rate. The video standard code is reported in the VD\_STD bits of the host interface register. Table 4-11 describes the 5-bit codes for the recognized video standards. **Table 4-11: Supported Video Standard Codes** | SMPTE<br>Standard | Active Video Area | RATE_<br>DET[1]<br>HD/3G | RATE_<br>DET[0]<br>SD/HD | Lines<br>per<br>Frame | Active<br>Lines per<br>Frame | Words<br>per<br>Active<br>Line | Words<br>per Line | VD_STD<br>[5:0] | |-----------------------|---------------------------------------------|--------------------------|--------------------------|-----------------------|------------------------------|--------------------------------|-------------------|-----------------| | ST 425 (3G | 1920x1080/60 (1:1) | 1 | 0 | 1125 | 1080 | 1920 | 2200 | 2Bh | | Level A)<br>4:2:2 | 1920x1080/50 (1:1) | 1 | 0 | 1125 | 1080 | 1920 | 2640 | 2Dh | | ST 425 (3G<br>Level B | 1920x1080/60 (2:1) | 1 | 0 | 1125 | 540 | 1920 | 2200 | 0Ah | | DS1 and<br>DS2) 4:2:2 | 1920x1080/50 (2:1) | 1 | 0 | 1125 | 540 | 1920 | 2640 | 0Ch | | | 1920x1080/60 (2:1) or<br>1920x1080/30 (PsF) | 1 | 0 | 1125 | 1080 | 3840 | 4400 | 2Ah | | | 1920x1080/50 (2:1) or<br>1920x1080/25 (PsF) | 1 | 0 | 1125 | 1080 | 3840 | 5280 | 2Ch | | | 1280x720/60 (1:1) | 1 | 0 | 750 | 720 | 2560 | 3300 | 20h | | ST 425 | 1280x720/50 (1:1) | 1 | 0 | 750 | 720 | 2560 | 3960 | 24h | | (3G) 4:4:4 | 1920x1080/30 (1:1) | 1 | 0 | 1125 | 1080 | 3840 | 4400 | 2Bh | | | 1920x1080/25 (1:1) | 1 | 0 | 1125 | 1080 | 3840 | 5280 | 2Dh | | | 1280x720/25 (1:1) | 1 | 0 | 750 | 720 | 2560 | 7920 | 26h | | | 1920x1080/24 (1:1) | 1 | 0 | 1125 | 1080 | 3840 | 5500 | 30h | | | 1280x720/24 (1:1) | 1 | 0 | 750 | 720 | 2560 | 8250 | 28h | | ST 260<br>(HD) | 1920x1035/60 (2:1) | 0 | 0 | 1125 | 1035 | 1920 | 2200 | 15h | | ST 295<br>(HD) | 1920x1080/50 (2:1) | 0 | 0 | 1250 | 1080 | 1920 | 2376 | 14h | **Table 4-11: Supported Video Standard Codes (Continued)** | SMPTE<br>Standard | Active Video Area | RATE_<br>DET[1]<br>HD/3G | RATE_<br>DET[0]<br>SD/HD | Lines<br>per<br>Frame | Active<br>Lines per<br>Frame | Words<br>per<br>Active<br>Line | Words<br>per Line | VD_STD<br>[5:0] | |-------------------|---------------------------------------------|--------------------------|--------------------------|-----------------------|------------------------------|--------------------------------|-------------------|-----------------| | | 1920x1080/60 (2:1) or<br>1920x1080/30 (PsF) | 0 | 0 | 1125 | 1080 | 1920 | 2200 | 0Ah | | | 1920x1080/50 (2:1) or<br>1920x1080/25 (PsF) | 0 | 0 | 1125 | 1080 | 1920 | 2640 | 0Ch | | | 1920x1080/30 (1:1) | 0 | 0 | 1125 | 1080 | 1920 | 2200 | 0Bh | | | 1920x1080/25 (1:1) | 0 | 0 | 1125 | 1080 | 1920 | 2640 | 0Dh | | | 1920x1080/24 (1:1) | 0 | 0 | 1125 | 1080 | 1920 | 2750 | 10h | | ST 274<br>(HD) | 1920x1080/24 (PsF) | 0 | 0 | 1125 | 1080 | 1920 | 2750 | 11h | | () | 1920x1080/25 (1:1) –<br>EM | 0 | 0 | 1125 | 1080 | 2304 | 2640 | 0Eh | | | 1920x1080/25 (PsF) –<br>EM | 0 | 0 | 1125 | 1080 | 2304 | 2640 | 0Fh | | | 1920x1080/24 (1:1) –<br>EM | 0 | 0 | 1125 | 1080 | 2400 | 2750 | 12h | | | 1920x1080/24 (PsF) –<br>EM | 0 | 0 | 1125 | 1080 | 2400 | 2750 | 13h | | | 1280x720/30 (1:1)<br>–EM | 0 | 0 | 750 | 720 | 1280 | 3300 | 02h | | ST 296<br>(HD) | 1280x720/30 (1:1) –<br>EM | 0 | 0 | 750 | 720 | 2880 | 3300 | 03h | | | 1280x720/50 (1:1) | 0 | 0 | 750 | 720 | 1280 | 1980 | 04h | | | 1280x720/50 (1:1) –<br>EM | 0 | 0 | 750 | 720 | 1728 | 1980 | 05h | | | 1280x720/25 (1:1) | 0 | 0 | 750 | 720 | 1280 | 3960 | 06h | | | 1280x720/25 (1:1) –<br>EM | 0 | 0 | 750 | 720 | 3456 | 3960 | 07h | | ST 296<br>(HD) | 1280x720/24 (1:1) | 0 | 0 | 750 | 720 | 1280 | 4125 | 08h | | , | 1280x720/24 (1:1) –<br>EM | 0 | 0 | 750 | 720 | 3600 | 4125 | 09h | | | 1280x720/60 (1:1) | 0 | 0 | 750 | 720 | 1280 | 1650 | 00h | | | 1280x720/60 (1:1) –<br>EM | 0 | 0 | 750 | 720 | 1440 | 1650 | 01h | | | 1440x487/60 (2:1) | х | 1 | 525 | 244 or 243 | 1440 | 1716 | 16h | | ST 125 | 1440x507/60 | х | 1 | 525 | 254 or 253 | 1440 | 1716 | 17h | | (SD) | 525-line 487 generic | х | 1 | 525 | - | - | 1716 | 19h | | | 525-line 507 generic | Х | 1 | 525 | _ | - | 1716 | 1Bh | **Table 4-11: Supported Video Standard Codes (Continued)** | SMPTE<br>Standard | Active Video Area | RATE_<br>DET[1]<br>HD/3G | RATE_<br>DET[0]<br>SD/HD | Lines<br>per<br>Frame | Active<br>Lines per<br>Frame | Words<br>per<br>Active<br>Line | Words<br>per Line | VD_STD<br>[5:0] | |-----------------------------------------------|------------------------------------------------|--------------------------|--------------------------|-----------------------|------------------------------|--------------------------------|-------------------|-----------------| | ITU-R<br>BT.656 | 1440x576/50 (2:1) Or<br>dual link progressive) | х | 1 | 625 | _ | 1440 | 1728 | 18h | | (SD) | 625-line generic | х | 1 | 625 | - | _ | 1728 | 1Ah | | Unknown<br>HD | SD/HD = 0 | 0 | 0 | _ | - | _ | _ | 1Dh | | Unknown<br>SD | SD/ <del>HD</del> = 1 | х | 1 | _ | - | - | - | 1Eh | | Unknown<br>3G | SD/ <del>HD</del> = 0 | 1 | 0 | _ | _ | _ | _ | 3Ch | | 2K Standar | rds (see 4.13.1 2K Supp | ort) | | | | | | | | | 2048x1080/30 (1:1) | 0 | 0 | 1125 | 1080 | 2048 | 2200 | 31h | | | 2048x1080/25 (1:1) | 0 | 0 | 1125 | 1080 | 2048 | 2640 | 32h | | 2048-2- | 2048x1080/24 (1:1) | 0 | 0 | 1125 | 1080 | 2048 | 2750 | 33h | | 200xX<br>(4:2:2) | 2048x1080/60 (1:1) | 1 | 0 | 1125 | 1080 | 2048 | 2200 | 37h | | | 2048x1080/50 (1:1) | 1 | 0 | 1125 | 1080 | 2048 | 2640 | 38h | | | 2048x1080/48 (1:1) | 1 | 0 | 1125 | 1080 | 2048 | 2750 | 39h | | 2048-2- | 2048x1080/30 (1:1) | 1 | 0 | 1125 | 1080 | 2048 | 2200 | 34h | | 200X | 2048x1080/25 (1:1) | 1 | 0 | 1125 | 1080 | 2048 | 2640 | 35h | | (4:4:4) | 2048x1080/24 (1:1) | 1 | 0 | 1125 | 1080 | 2048 | 2750 | 36h | | Non | 2048x1080/60 (2:1) | 0 (1) | 0 | 1125 | 540 | 2048 | 2200 | 3Dh | | SMPTE or<br>2048-2- | 2048x1080/50 (2:1) | 0 (1) | 0 | 1125 | 540 | 2048 | 2640 | 3Eh | | 200xX<br>(4:2:2)<br>Level B<br>DS1 and<br>DS2 | 2048x1080/48 (2:1) | 0 (1) | 0 | 1125 | 540 | 2048 | 2750 | 3Fh | | Non<br>SMPTE | Unknown 2K | х | 0 | - | - | 2048 | - | 3Ah | #### Notes: **Note:** In certain systems, due to greater ppm offsets in the crystal, the 'M' bit may not assert properly. In such cases, bits 3:0 in Register 06Fh can be increased to a maximum value of 4. <sup>1.</sup> The Line Numbers in brackets refer to version zero SMPTE ST 352 packet locations, if they are different from version <sup>2.</sup> The part may provide full or limited functionality with standards that are not included in this table. Please consult a Semtech technical representative. <sup>3.</sup> For SD-SDI streams, the device can report an incorrect M value when SMPTE ST 352 packets are present. By default (after power up or after systems reset), the four RASTER\_STRUCTURE, VD\_STD, STD\_LOCK and INT/PROG registers are set to zero. These registers are also cleared when the SMPTE\_BYPASS pin is LOW. ## 4.13.1 2K Support In order to fully support 2K standards without customer intervention, Semtech provides FPGA code for enhancing the GS2970A's 2K capability. The features of the 2K FPGA enhancement are: - Automatic video standard detection for 2K standards - 1/1.001 rate detection for 2K standards - CEA-861 timing generation for 2K standards - · Automatic enabling of audio extraction This enhancement is an interface between the GS2970A and the customer system. The behaviour of the GS2970A with or without the additional 2K enhancement FPGA code is identical from a user-perspective. Figure 4-29: 2K Feature Enhancement ## 4.14 Data Format Detection & Indication In addition to detecting the video standard, the GS2970A detects the data format, i.e. SDTI, SDI, TDM data (SMPTE ST 346), etc. This information is represented by bits in the DATA\_FORMAT\_DSX register accessible through the host interface. Data format detection is only carried out when the LOCKED signal is HIGH. By default (at power up or after system reset), the DATA\_FORMAT\_DSX register is set to Fh (undefined). This register is also set as undefined when the LOCKED signal is LOW and/or the $\overline{\text{SMPTE\_BYPASS}}$ pin is LOW. **Table 4-12: Data Format Register Codes** | YDATA_FORMAT[3:0] or CDATA_FORMAT[3:0] | Data Format | Remarks | |----------------------------------------|----------------|-------------------------------------------------------------------------| | 0h ~ 05h | SDTI | SMPTE ST 321, SMPTE ST 322,<br>SMPTE ST 326 | | 6h | SDI | - | | 7h | Reserved | - | | 8h | TDM | SMPTE ST 346 | | 9h | HD-SDTI | - | | Ah ~ Eh | Reserved | - | | r. | Non-SMPTE data | Detected data format is not SMPTE.<br>LOCKED = LOW. | | Fh | format | <b>Note:</b> This Data Format register is invalid in SMPTE_BYPASS mode. | The data format is determined using the following criteria: - If TRS ID words are detected but no SDTI header or TDM header is detected, then the data format is SDI - If TRS ID words are detected and the SDTI header is available then the format is SDTI - If TRS ID words are detected and the TDM data header is detected then the format is TDM video - No TRS words are detected, but the PLL is locked, then the data format is unknown **Note:** Two data format sets are provided for HD video rates. This is because the Y and Cr/Cb channels can be used separately to carry SDTI data streams of different data formats. In SD video mode, only the Y data format register contains the data, and the C register is set to Fh (undefined format). ### 4.15 EDH Detection ### 4.15.1 EDH Packet Detection The GS2970A determines if EDH packets are present in the incoming video data and asserts the EDH\_DETECT status according to the SMPTE standard. EDH\_DETECT is set HIGH when EDH packets have been detected and remains HIGH until EDH packets are no longer present. It is set LOW at the end of the vertical blanking (falling edge of V) if an EDH packet has not been detected during vertical blanking. EDH\_DETECT can be programmed to be output on the multi-function output port pins. The EDH\_DETECT bit is also available in the host interface. ## 4.15.2 EDH Flag Detection The EDH flags for ancillary data, active picture, and full field regions are extracted from the detected EDH packets and placed in the EDH\_FLAG\_IN register. When the EDH\_FLAG\_UPDATE\_MASK bit in the host interface is set HIGH, the GS2970A updates the Ancillary Data, Full Field, and Active Picture EDH flags according to SMPTE RP165. The updated EDH flags are available in the EDH\_FLAG\_OUT register. The EDH packet output from the device contains these updated flags. One set of flags is provided for both fields 1 and 2. The field 1 flag data is overwritten by the field 2 flag data. When EDH packets are not detected, the UES flags in the EDH\_FLAG\_OUT register are set HIGH to signify that the received signal does not support Error Detection and Handling. In addition, the EDH\_DETECT bit is set LOW. These flags are set regardless of the setting of the EDH\_FLAG\_UPDATE\_MASK bit. EDH\_FLAG\_OUT and EDH\_FLAG\_IN may be read via the host interface at any time during the received frame except on the lines defined in SMPTE RP165, when these flags are updated. The GS2970A indicates the CRC validity for both active picture and full field CRCs. The AP\_CRC\_V bit in the host interface indicates the active picture CRC validity, and the FF\_CRC\_V bit indicates the full field CRC validity. When EDH\_DETECT = LOW, these bits are cleared. The EDH\_FLAG\_OUT and EDH\_FLAG\_IN register values remain set until overwritten by the decoded flags in the next received EDH packet. When an EDH packet is not detected during vertical blanking, the flag registers are cleared at the end of the vertical blanking period. ## 4.16 Video Signal Error Detection & Indication The GS2970A includes a number of video signal error detection functions. These are provided to enhance operation of the device when operating in SMPTE mode $(\overline{SMPTE\_BYPASS} = HIGH)$ . These features are not available in the other operating modes of the device (i.e. when $\overline{SMPTE\_BYPASS} = LOW$ ). Signal errors that can be detected include: - 1. TRS errors. - 2. HD line based CRC errors. - 3. EDH errors. - 4. HD line number errors. - 5. Video standard errors. The device maintains an ERROR\_STAT\_X register. Each error condition has a specific flag in the ERROR\_STAT\_X register, which is set HIGH whenever an error condition is detected. An ERROR\_MASK register is also provided, allowing the user to select which error conditions are reported. Each bit of the ERROR\_MASK register corresponds to a unique error type. Separate SD\_AUDIO\_ERROR\_MASK and HD\_AUDIO\_ERROR\_MASK registers for SD and HD audio cores are also provided, allowing select error conditions to be reported. Each bit of each ERROR\_MASK register corresponds to a unique error type. By default (at power up or after system reset), all bits of the ERROR\_MASK registers are zero, enabling all errors to be reported. Individual error detection may be disabled by setting the corresponding bit HIGH in the mask registers. Error conditions are indicated by a $\overline{\text{VIDEO}}\_\text{ERROR}$ signal and an $\overline{\text{AUDIO}}\_\text{ERROR}$ signal, which are available for output on the multifunction I/O output pins. The two signals are also combined into a summary $\overline{\text{DATA}}\_\overline{\text{ERROR}}$ signal, which is also available on the multifunction I/O pins. These signals are normally HIGH, but are set LOW by the device when an error condition has been detected. These signals are a logical 'NOR' of the appropriate error status flags stored in the ERROR\_STAT\_X register, which are gated by the bit settings in the ERROR\_MASK registers. When an error status bit is HIGH and the corresponding error mask bit is LOW, the corresponding $\overline{DATA\_ERROR}$ signal is set LOW by the device. The ERROR\_STAT\_X registers, and correspondingly the DATA\_ERROR, VIDEO\_ERROR, and AUDIO\_ERROR signals, are cleared at the start of the next video field or when read via the host interface, which ever condition occurs first. Note that any AUDIO\_ERROR condition will cause DATA\_ERROR to assert. Use the SD\_AUDIO\_ERROR\_MASK and HD\_AUDIO\_ERROR\_MASK registers if masking these events is desired. All bits of the ERROR\_STAT\_X registers are also cleared under any of the following conditions: - 1. LOCKED signal = LOW. - 2. $\overline{\text{SMPTE}_{\text{BYPASS}}} = \text{LOW}.$ - 3. When a change in video standard has been detected. - 4. $\overline{RESET\_TRST} = LOW$ Table 4-13 shows the ERROR\_STAT\_X register and ERROR\_MASK\_X register. **Note:** Since the error indication registers are cleared once per field, if an external host micro is polling the error registers periodically, an error flag may be missed if it is intermittent, and the polling frequency is less than the field rate. Table 4-13: Error Status Register and Error Mask Register | Video Error Status Register | Video Error Mask Register | |-----------------------------|----------------------------| | SAV_ERR (02h, 03h) | SAV_ERR_MASK (037h, 038h) | | EAV_ERR (02h, 03h) | EAV_ERR_MASK (037h, 038h) | | YCRC_ERR (02h, 03h) | YCRC_ERR_MASK (037h, 038h) | | CCRC_ERR (02h, 03h) | CCRC_ERR_MASK (037h, 038h) | | LNUM_ERR (02h, 03h) | LNUM_ERR_MASK (037h, 038h) | | YCS_ERR (02h, 03h) | YCS_ERR_MASK (037h, 038h) | | CCS_ERR (02h, 03h) | CCS_ERR_MASK (037h, 038h) | | AP_CRC_ERR (02h) | AP_CRC_ERR_MASK (037h) | | FF_CRC_ERR (02h) | FF_CRC_ERR_MASK (037h) | | VD_STD_ERR (02h, 03h) | VD_STD_ERR_MASK (037h) | **Note 1:** See Section 4.19 for Audio Error Status. **Note 2:** In 3G Level B mode, separate Video Error Mask registers exist for Link A and Link B. The GS2970A distinguishes between Level A and Level B mappings at 3Gb/s. When Level B data is detected, error detection is enabled separately for Data Stream 1 and Data Stream 2 (Link A and Link B, respectively). Therefore, a second set of error status and mask registers is available for Data Stream 2, and is only valid when 3Gb/s Level B data is detected by the device. #### 4.16.1 TRS Error Detection TRS error flags are generated by the GS2970A under the following two conditions: - 1. A phase shift in received TRS timing is observed on a non-switching line. - 2. The received TRS Hamming codes are incorrect. Both SAV and EAV TRS words are checked for timing and data integrity errors. For HD mode, only the Y channel TRS codes are checked for errors. For 3G mode Level A signals, only data stream one TRS codes are checked for errors. For 3G Level B signals, the Y channel TRS codes of both Link A and Link B are checked for errors. Both 8-bit and 10-bit TRS code words are checked for errors. The SAV\_ERR bit of the ERROR\_STAT\_X register is set HIGH when an SAV TRS error is detected. The EAV\_ERR bit of the ERROR\_STAT\_X register is set HIGH when an EAV TRS error is detected. #### 4.16.2 Line Based CRC Error Detection The GS2970A calculates line based CRCs for HD and 3G video signals. CRC calculations are done for each 10-bit channel (Y and C for HD video, DS1 and DS2 for 3G video). These calculated CRC values are compared with the received CRC values. If a mismatch in the calculated and received CRC values is detected for Y channel data (Data Stream 1 for 3G video), the YCRC\_ERR bit in the ERROR\_STAT\_X register is set HIGH. If a mismatch in the calculated and received CRC values is detected for C channel data (Data Stream 2 for 3G video), the CCRC\_ERR bit in the ERROR\_STAT\_X register is set HIGH. Y or C CRC errors are also generated if CRC values are not embedded. Line based CRC errors are only generated when the device is operating in HD and 3G modes. **Note:** By default, 8-bit to 10-bit TRS remapping is enabled. If an 8-bit input is used, the HD CRC check is based on the 10-bit remapped value, not the 8-bit value, so the CRC Error Flag is incorrectly asserted and should be ignored. If 8-bit to 10-bit remapping is enabled, then CRC correction and insertion should be enabled by setting the CRC\_INS\_MASK bit LOW in the IOPROC\_1 or IOPROC\_2 register. This ensures that the CRC values are updated. ### 4.16.3 EDH CRC Error Detection The GS2970A also calculates Full Field (FF) and Active Picture (AP) CRC's according to SMPTE RP165 in support of Error Detection and Handling packets in SD signals. These calculated CRC values are compared with the received CRC values. Error flags for AP and FF CRC errors are provided and each error flag is a logical OR of field 1 and field 2 error conditions. The AP\_CRC\_ERR bit in the VIDEO\_ERROR\_STAT\_X register is set HIGH when an Active Picture CRC mismatch has been detected in field 1 or 2. The FF\_CRC\_ERR bit in the VIDEO\_ERROR\_STAT\_X register is set HIGH when a Full Field CRC mismatch has been detected in field 1 or 2. EDH CRC errors are only indicated when the device is operating in SD mode and when the device has correctly received EDH packets. ### 4.16.4 HD & 3G Line Number Error Detection If a mismatch in the calculated and received line numbers is detected, the LNUM\_ERR bit in the VIDEO\_ERROR\_STAT\_X register is set HIGH. # 4.17 Ancillary Data Detection & Indication The GS2970A detects ancillary data in both the vertical and horizontal ancillary data spaces. Status signal outputs Y/1ANC and C/2ANC are provided to indicate the position of ancillary data in the output data streams. These signals may be selected for output on the multi-function I/O port pins (STAT[5:0]). The GS2970A indicates the presence of all types of ancillary data by detecting the 000h, 3FFh, 3FFh (00h, FFh, FFh for 8-bit video) ancillary data preamble. **Note 1:** Both 8 and 10-bit ancillary data preambles are detected by the device. By default (at power up or after system reset) the GS2970A indicates all types of ancillary data. Up to 5 types of ancillary data can be specifically programmed for recognition. For HD video signals, ancillary data may be placed in both the Y and Cb/Cr video data streams separately. For SD video signals, the ancillary data is multiplexed and combined into the YCbCr data space. For 3G signals, ancillary data may be placed in either or both of the virtual interface data streams. Both data streams are examined for ancillary data. For a 3G data stream formatted as per Level A mapping: - The ancillary data is placed in Data Stream 1 first, with overflow into Data Stream 2 - SMPTE ST 352 packets are duplicated in both data streams For a 3G data stream formatted as per Level B mapping: - Each multiplexed data stream forming the 3G signal contains ancillary data embedded according to SMPTE ST 291 - Each multiplexed data stream forming the 3G signal contains SMPTE ST 352 packets embedded according to SMPTE ST 425 When operating in HD mode, the Y/1ANC signal is HIGH whenever ancillary data is detected in the Luma data stream, and C/2ANC is HIGH whenever ancillary data is detected in the Chroma data stream. The signals are asserted HIGH at the start of the ancillary data preamble, and remain HIGH until after the ancillary data checksum. When detecting ancillary data in 3G Level A data, the Y/1ANC status output is HIGH whenever Data Stream 1 ancillary data is detected and the C/2ANC status output is HIGH whenever Data Stream 2 ancillary data is detected. When detecting ancillary data in 3G Level B data, the Y/1ANC status output is HIGH whenever Data Stream 1 ancillary data is detected on either Y or C channels and the C/2ANC status output is HIGH whenever Data Stream 2 ancillary data is detected on either Y or C channels. When operating in SD mode, the Y/1ANC and C/2ANC signals depend on the output data format. For 20-bit demultiplexed data, the Y/1ANC and C/2ANC signals operate independently to indicate the first and last ancillary Data Word position in the Luma and/or Chroma data streams. For 10-bit multiplexed data, the Y/1ANC signal is HIGH whenever ancillary data is detected, and the C/2ANC signal is always LOW. When operating in 3G modes, the Y/1ANC and C/2ANC flags are both zero if the 10-bit multiplexed output format is selected. These status signal outputs are synchronous with PCLK and may be used as clock-enables for external logic, or as write-enables for an external FIFO or other memory devices. The operation of the Y/1ANC and C/2ANC signals is shown below in Figure 4-30. **Note 2:** When I/O processing is disabled, the Y/1ANC and C/2ANC flags may toggle, but they are invalid and should be ignored. **Note 3:** In 3G Level B mode, if the ANC\_EXT\_SEL\_DS2\_ $\overline{DS1}$ bit is HIGH and the ANC\_DATA\_DELETE bit is HIGH, the Y/1ANC and C/2ANC flags are not valid. **Note 4:** For 3G Level B data, the Y/1ANC flag identifies all ANC data on Data Stream 1 (Link A), whether it is embedded in the Y or C component – ANC data is not identified separately for each component. Similarly, the C/2ANC flag identifies all ANC data on Data Stream 2 (Link B), whether it is embedded in the Y or C component. Figure 4-30: Y/1ANC and C/2ANC Signal Timing # 4.17.1 Programmable Ancillary Data Detection As described above in Section 4.17, the GS2970A detects and indicates all ancillary data types by default. It is possible to program which ancillary data types are to be detected and indicated. Up to five different ancillary data types may be programmed for detection by the GS2970A in the ANC\_TYPE\_DS1 registers for SD, HD and 3G Level A data. When so programmed, the GS2970A only indicates the presence of the specified ancillary data types, ignoring all other ancillary data. For each data type to be detected, the user must program the DID and/or SDID of that ancillary data type. In the case where no DID or SDID values are programmed, the GS2970A indicates the presence of all ancillary data. In the case where one or more, DID and/or SDID values have been programmed, then only those matching data types are detected and indicated. The timing of the Y/1ANC and C/2ANC signals in this case is as shown in Figure 4-30. The GS2970A compares the received DID and/or SDID with the programmed values. If a match is found, ancillary data is indicated. For any DID or SDID value set to zero, no comparison or match is made. For example, if the DID is programmed and the SDID is not programmed, the GS2970A only detects a match to the DID value. If both DID and SDID values are non-zero, then the received ancillary data type must match both the DID and SDID before Y/1ANC and/or C/2ANC is set HIGH. **Note 1:** For 3G Level B data, the ANC\_TYPE\_DS1 registers are valid for Data Stream 1, and a second set of five ANC\_TYPE registers (ANC\_TYPE\_DS2) is provided for detection of specific ancillary data in Data Stream 2. **Note 2:** SMPTE ST 352 Payload Identifier packets and Error Detection and Handling (EDH) Packets are always detected by the GS2970A, irrespective of the settings of the ANC\_TYPE registers. ## 4.17.2 SMPTE ST 352 Payload Identifier The GS2970A automatically extracts the SMPTE ST 352 payload identifier present in the input data stream for SD, HD, and 3G Level A signals. The four word payload identifier packets are written to VIDEO\_FORMAT\_X\_DS1 and VIDEO\_FORMAT\_X\_DS2 bits accessible through the host interface. The device also indicates the version of the payload packet in the VERSION\_352M bit of the DATA\_FORMAT\_DSX register. When the SMPTE ST 352 packet is formatted as a "version 1" packet, the VERSION\_352M bit is set HIGH, when the packet is formatted as a "version 2" packet, this bit is set LOW. The VIDEO\_FORMAT\_352\_A\_X and VIDEO\_FORMAT\_352\_B\_X registers are only updated if there are no checksum errors in the received SMPTE ST 352 packets. By default (at power up or after system reset), the VIDEO\_FORMAT\_X\_DS1 and VIDEO\_FORMAT\_X\_DS2 bits are set to 0, indicating an undefined format. **Note 1:** When 3G Level B data is detected by the device, the user needs to extract the SMPTE ST 352 Payload Identifier packets by using the ANC packet extraction block - they are not detected and extracted automatically. In this case: - The VD\_STD\_ERR bit is not valid - ST 352 extraction is only done on one data stream or the other, not both simultaneously (Link A or Link B selected via the host interface) - Previously embedded ST 352 packets can be deleted on one data stream only (using the ANC\_DATA\_DELETE bit, see Section 4.18.8), but these packets are replaced with 10-bit Y/C blanking values only It is necessary to manually extract the SMPTE ST 352 data by programming the DID, SDID and line number information into the ANC data extraction block **Note 2:** SMPTE ST 352 packet regeneration is enabled by default for 3G Level B inputs, and should be disabled through the host interface if Level B to Level A conversion is not enabled. #### 4.17.2.1 SMPTE ST 352 Payload Identifier Usage The SMPTE ST 352 Payload Identifier is used to confirm the video format identified by the Automatic Video Standards Detection block (see Section 4.17.4). Table 4-14: SMPTE ST 352 Packet Data | Bit Name | Bit | Name | Description | R/W | Default | |-------------------------------------|------|------------------------|-------------------------------------------------------------------------------------------------------|-----|---------| | VIDEO_FORMAT_4_DS1<br>Address: 01Ah | 15-8 | SMPTE ST 352<br>Byte 4 | | R | 0 | | VIDEO_FORMAT_3_DS1<br>Address: 01Ah | 7-0 | SMPTE ST 352<br>Byte 3 | Data is available in this register when Video Payload Identification Packets are detected in the data | | 0 | | VIDEO_FORMAT_2_DS1<br>Address: 019h | 15-8 | SMPTE ST 352<br>Byte 2 | stream. | R | 0 | | VIDEO_FORMAT_2_DS1<br>Address: 019h | 7-0 | SMPTE ST 352<br>Byte 1 | | R | 0 | ### 4.17.2.2 3G SMPTE ST 352 Packets Following Level B to Level A Conversion After Level B to Level A conversion, modified payload data must be programmed via the host interface into the VIDEO\_FORMAT\_352\_X\_X registers and automatically inserted by the GS2970A on the correct SMPTE ST 352 Line Number. SMPTE ST 352 Packets are embedded in both data streams. Previously embedded ST 352 packets may be deleted from one data stream only (using the ANC\_DATA\_DELETE bit, see Section 4.18.8), but these packets are replaced with 10-bit Y/C blanking values. **Note:** Pre-existing SMPTE ST 352 Packets that are not deleted are re-mapped to different line numbers during conversion to Level A formatting. These packets should be ignored by the system, since they are on non-standard SMPTE ST 352 lines. ## 4.17.3 Ancillary Data Checksum Error The GS2970A calculates checksums for all received ancillary data. These calculated checksums are compared with the received ancillary data checksum words. If a mismatch in the calculated and received checksums is detected, then a checksum error is indicated. When operating in HD mode, the device makes comparisons on both the Y and C channels separately. If an error condition in the Y channel is detected, the YCS\_ERR bit in the VIDEO\_ERROR\_STAT\_X register is set HIGH. If an error condition in the C channel is detected, the CCS\_ERR bit in the VIDEO\_ERROR\_STAT\_X register is set HIGH. When operating in 3G Level A mode, the device makes comparisons on both the Y (Data Stream 1) and C (Data Stream 2) channels separately. If an error condition in the Y channel is detected, the YCS\_ERR bit in the VIDEO\_ERROR\_STAT\_X register is set HIGH. If an error condition in the C channel is detected, the CCS\_ERR bit in the VIDEO\_ERROR\_STAT\_X register is set HIGH. When operating in 3G Level B mode, the device makes comparisons on both the Y channel and the C channel of both Link A and Link B. When operating in SD mode, only the YCS\_ERR bit is set HIGH when checksum errors are detected. ### 4.17.3.1 Programmable Ancillary Data Checksum Calculation As described above, the GS2970A calculates and compares checksum values for all ancillary data types by default. It is possible to program which ancillary data types are checked as described in Section 4.17.1. When so programmed, the GS2970A only checks ancillary data checksums for the specified data types, ignoring all other ancillary data. The YCS\_ERR and/or CCS\_ERR bits in the VIDEO\_ERROR\_STAT\_X register are only set HIGH if an error condition is detected for the programmed ancillary data types. #### 4.17.4 Video Standard Error If a mismatch between the received SMPTE ST 352 packets and the calculated video standard occurs, the GS2970A indicates a video standard error by setting the VD\_STD\_ERR bit of the VIDEO\_ERROR\_STAT\_X register HIGH. The device detects the SMPTE ST 352 Packet version as defined in the SMPTE ST 352 standard. If the incoming packet is Version Zero, then no comparison is made with the internally generated payload information and the VD\_STD\_ERR bit is not set HIGH. **Note 1:** If the received SMPTE ST 352 packet indicates 25, 30 or 29.97PsF formats, the device only indicates an error when the video format is actually progressive. The device detects 24 and 23.98PsF video standards and perform error checking at these rates. **Note 2:** The VD\_STD\_ERR bit should be ignored in all 3G modes. **Note 3:** VD\_STD\_ERR\_DS1 is set incorrectly for a 1920x1080/PsF/24 payload ID. To resolve this issue, choose one of the two methods. - Set the VD\_STD\_ERR\_DS1 mask bit high in the ERROR\_MASK\_1 register to avoid having incorrect assertion of the DATA\_ERROR pin. - Monitor the received SMPTE ST 352 packet in the VIDEO\_FORMAT\_352\_A\_1 and VIDEO\_FORMAT\_352\_B\_1 registers and compare that to the video format identified in the VD\_STD\_DS1 bits in the DATA\_FORMAT\_DS1 register. Then, make the determination of whether or not there is a mismatch on their own. # 4.18 Signal Processing In addition to error detection and indication, the GS2970A can also correct errors, inserting corrected code words, checksums and CRC values into the data stream. The following processing can be performed by the GS2970A: - 1. TRS error correction and insertion. - 2. HD line based CRC correction and insertion. - 3. EDH CRC error correction and insertion. - 4. HD line number error correction and insertion. - 5. Illegal code re-mapping. - 6. Ancillary data checksum error correction and insertion. - 7. Audio extraction. - 8. SMPTE ST 372 (Level B to Level A) Conversion. All of the above features are only available in SMPTE mode (SMPTE\_BYPASS = HIGH). To enable these features, the IOPROC\_EN/ $\overline{\text{DIS}}$ pin must be set HIGH, and the individual feature must be enabled via bits in the IOPROC\_1 and/or IOPROC\_2 (depending on the data stream) register(s). The IOPROC\_1 and IOPROC\_2 registers contains one bit for each processing feature allowing each one to be enabled/disabled individually. By default (at power up or after device reset), all of the IOPROC\_1 and IOPROC\_2 register bits described in Table 4-15 below are set to zero (0), which enables all of the processing features. To disable an individual processing feature, set the corresponding bit to one (1) in the IOPROC\_1 and/or IOPROC\_2 register(s). Table 4-15: IOPROC\_1 and IOPROC\_2 Register Bits | Processing Feature | IOPROC_1 Register Bit | IOPROC_2 Register Bit | |-----------------------------------------|---------------------------------|---------------------------------| | TRS error correction and insertion | TRS_INS_DS1_MASK | TRS_INS_DS2_MASK | | Y and C line based CRC error correction | CRC_INS_DS1_MASK | CRC_INS_DS2_MASK | | Y and C line number error correction | LNUM_INS_DS1_MASK | LNUM_INS_DS2_MASK | | Ancillary data check sum correction | ANC_CHECKSUM_INSERTION_DS1_MASK | ANC_CHECKSUM_INSERTION_DS2_MASK | | EDH CRC error correction | EDH_CRC_INS_MASK | N/A | | Illegal code re-mapping | ILLEGAL_WORD_REMAP_DS1_MASK | ILLEGAL_WORD_REMAP_DS2_MASK | | H timing signal configuration | H_CONFIG | N/A | | Update EDH Flags | EDH_FLAG_UPDATE_MASK | N/A | | Audio Data Extraction | N/A | AUDIO_SEL_DS2_ <del>DS1</del> | | Ancillary Data Extraction | ANC_DATA_EXT_MASK | ANC_EXT_SEL_DS2_ <del>DS1</del> | Table 4-15: IOPROC 1 and IOPROC 2 Register Bits (Continued) | Processing Feature | IOPROC_1 Register Bit | IOPROC_2 Register Bit | |--------------------------------|-----------------------|-----------------------| | Audio Extraction | AUD_EXT_MASK | N/A | | Regeneration of ST 352 packets | N/A | REGEN_352M_MASK | #### 4.18.1 TRS Correction & Insertion When TRS Error Correction and Insertion is enabled, the GS2970A generates and overwrites TRS code words as required. TRS Word Generation and Insertion is performed using the timing generated by the Timing Signal Generator, providing an element of noise immunity over using just the received TRS information. This feature is enabled when the IOPROC\_EN/DIS pin is HIGH and the TRS\_INS\_DS1\_MASK or TRS\_INS\_DS2\_MASK bits in the IOPROC\_1 or IOPROC\_2 registers are set LOW. The TRS\_INS\_DS1\_MASK bit is in the IOPROC\_1 register and is used to enable/disable TRS correction and insertion for SD, HD, and 3G-A data streams. The TRS\_INS\_DS2\_MASK bit is in the IOPROC\_2 register and is used to enable/disable TRS correction and insertion for 3G-B data streams only. **Note**: Inserted TRS code words are always 10-bit compliant, irrespective of the bit depth of the incoming video stream. ### 4.18.2 Line Based CRC Correction & Insertion When CRC Error Correction and Insertion is enabled, the GS2970A generates and inserts line based CRC words into both the Y and C channels of the data stream. Line based CRC word generation and insertion only occurs in HD and 3G modes, and is enabled in when the IOPROC\_EN/DIS pin is HIGH and the CRC\_INS\_DSX\_MASK bit in the IOPROC\_X register is set LOW. ### 4.18.3 Line Number Error Correction & Insertion When Line Number Error Correction and Insertion is enabled, the GS2970A calculates and inserts line numbers into the output data stream. Re-calculated line numbers are inserted into both the Y and C channels. Line number generation is in accordance with the relevant HD or 3G video standard as determined by the Automatic Standards Detection block. This feature is enabled when the device is operating in HD or 3G modes, the IOPROC\_EN/ $\overline{DIS}$ pin is HIGH and the LNUM\_INS\_DSX\_MASK bit in the IOPROC\_X register is set LOW. ### 4.18.4 ANC Data Checksum Error Correction & Insertion When ANC data Checksum Error Correction and Insertion is enabled, the GS2970A generates and inserts ancillary data checksums for all ancillary data words by default. Where user specified ancillary data has been programmed (see Section 4.17.1), only the checksums for the programmed ancillary data are corrected. This feature is enabled when the IOPROC\_EN/\overline{DIS} pin is HIGH and the ANC\_CHECKSUM\_INSERTION\_DSX\_MASK bit in the IOPROC\_X register is set LOW. ### 4.18.5 EDH CRC Correction & Insertion When EDH CRC Error Correction and Insertion is enabled, the GS2970A generates and overwrites full field and active picture CRC check-words. Additionally, the device sets the active picture and full field CRC 'V' bits HIGH in the EDH packet. The AP\_CRC\_V and FF\_CRC\_V register bits only report the received EDH validity flags. EDH FF and AP CRC's are only inserted when the device is operating in SD mode, and if the EDH data packet is detected in the received video data. Although the GS2970A modifies and inserts EDH CRC's and EDH packet checksums, EDH error flags are only updated when the EDH\_FLAG\_UPDATE\_MASK bit is LOW. This feature is enabled in SD mode, when the IOPROC\_EN/DIS pin is HIGH and the EDH\_CRC\_INS\_MASK bit in the IOPROC\_1 register is set LOW. ### 4.18.6 Illegal Word Re-mapping All words within the active picture (outside the horizontal and vertical blanking periods), between the values of 3FCh and 3FFh are re-mapped to 3FBh. All words within the active picture area between the values of 000h and 003h are remapped to 004h. This feature is enabled when the IOPROC\_EN/DIS pin is HIGH and the ILLEGAL\_WORD\_REMAP\_DSX\_MASK bit in the IOPROC\_X register is set LOW. ## 4.18.7 TRS and Ancillary Data Preamble Remapping 8-bit TRS and ancillary data preambles are re-mapped to 10-bit values. 8-bit to 10-bit mapping of TRS headers is only supported if the TRS values are 3FC 000 000. Other values such as 3FD, 3FE, 3FF, 001, 002 and 003 are not supported. This feature is enabled by default, and can be disabled via the IOPROC\_X register. # 4.18.8 Ancillary Data Extraction Ancillary data may be extracted externally from the GS2970A output stream using the Y/1ANC and C/2ANC signals, and external logic. As an alternative, the GS2970A includes a FIFO, which extracts ancillary data using read access via the host interface to ease system implementation. The FIFO stores up to 2048 $\times$ 16 bit words of ancillary data in two separate 1024 word memory banks. www.semtech.com Data is accessed from both memory banks using the same host interface addresses, 800h to BFFh (see Table 4-32: ANC Extraction FIFO Access Registers). The device writes the contents of ANC packets into the FIFO, starting with the first Ancillary Data Flag (ADF), followed by up to 1024 words. All Data Identification (DID), Secondary Data Identification (SDID), Data Count (DC), user data, and checksum words are written into the device memory. The device detects ancillary data packet DID's placed anywhere in the video data stream, including the active picture area. In HD and 3G mode, ancillary data from the Y channel or Data Stream One is placed in the Least Significant Word (LSW) of the FIFO, allocated to the lower 8 bits of each FIFO address. Ancillary data from the C channel or Data Stream Two is placed in the Most Significant Word (MSW) (upper 8 bits) of each FIFO address. **Note:** Please refer to the ANC insertion and Extraction Application Note (Doc ID: GENDOC-053410), for discrete steps and example of Ancillary data extraction using the GS2970A. In SD mode, ancillary data is placed in the LSW of the FIFO. The MSW is set to zero. If the ANC\_TYPE registers are all set to zero, the device extracts all types of ancillary data. If programmable ancillary data extraction is required, then up to five types of ancillary data to be extracted can be programmed in the ANC\_TYPE registers (see Section 4.17.1). Additionally, the lines from which the packets are to be extracted can be programmed into the ANC\_LINEA[10:0] and ANC\_LINEB[10:0] registers, allowing ancillary data from a maximum of two lines per frame to be extracted. If only one line number register is programmed (with the other set to zero), ancillary data packets are extracted from one line per frame only. When both registers are set to zero, the device extracts packets from all lines. To start Ancillary Data Extraction, the ANC\_DATA\_EXT\_MASK bit of the host interface must be set LOW. Ancillary data packet extraction begins in the following frame (see Figure 4-31: Ancillary Data Extraction - Step A). ANC\_DATA\_SWITCH=LOW Figure 4-31: Ancillary Data Extraction - Step A Ancillary data is written into Bank A until full. The Y/1ANC and C/2ANC output flags can be used to determine the length of the ancillary data extracted and when to begin reading the extracted data from memory. While the ANC\_DATA\_EXT\_MASK bit is set LOW, the ANC\_DATA\_SWITCH bit can be set HIGH during or after reading the extracted data. New data is then written into Bank B (up to 1024 x 16-bit words), at the corresponding host interface addresses (see Figure 4-32: Ancillary Data Extraction - Step B). Figure 4-32: Ancillary Data Extraction - Step B To read the new data, toggle the ANC\_DATA\_SWITCH bit LOW. The old data in Bank A is cleared to zero and extraction continues in Bank B (see Figure 4-33: Ancillary Data Extraction - Step C). ANC\_DATA\_SWITCH = LOW Figure 4-33: Ancillary Data Extraction - Step C If the ANC\_DATA\_SWITCH bit is not toggled, extracted data is written into Bank B until full. To continue extraction in Bank A, the ANC\_DATA\_SWITCH bit must be toggled HIGH (see Figure 4-34: Ancillary Data Extraction - Step D). ANC\_DATA\_SWITCH = HIGH Figure 4-34: Ancillary Data Extraction - Step D Toggling the ANC\_DATA\_SWITCH bit LOW returns the process to step A (Figure 4-31). **Note 1:** Toggling the ANC\_DATA\_SWITCH must occur at a time when no extraction is taking place, i.e. when the both the Y/1ANC and C/2ANC signals are LOW. To turn extraction off, the ANC DATA EXT MASK bit must be set HIGH. In HD mode, the device can detect ancillary data packets in the Luma video data only, Chroma video data only, or both. By default (at power-up or after a system reset) the device extracts ancillary data packets from the luma channel only. In 3G mode Level A, the device can detect ancillary data packets in Luma video (Data Stream One) only, Chroma video (Data Stream Two) only, or both. By default (at power-up or after a system reset) the device extracts ancillary data packets from Data Stream One only. In 3G mode Level B mode, the device can detect ancillary data packets in Luma video only, Chroma video only, or both from either Link A or Link B. Selection of Link A or Link B for ANC data extraction is done via the host interface. By default (at power-up or after a system reset) the device extracts ancillary data packets from Link A Luma only. To extract packets from the Chroma/Data Stream Two channel only, the HD\_ANC\_C2 bit of the host interface must be set HIGH. To extract packets from both Luma/Data Stream One and Chroma/Data Stream Two video data, the HD\_ANC\_Y1\_C2 bit must be set HIGH (the setting of the HD\_ANC\_C2 bit is ignored). The default setting of both the HD\_ANC\_C2 and HD\_ANC\_Y1\_C2 is LOW. The setting of these bits is ignored when the device is configured for SD video standards. Ancillary data packet extraction and deletion is disabled when the IOPROC\_EN/ $\overline{\text{DIS}}$ pin is set LOW. After extraction, the ancillary data may be deleted from the video stream by setting the ANC\_DATA\_DEL bit of the host interface HIGH. When set HIGH, all existing ancillary data is removed and replaced with blanking values. If any of the ANC\_TYPE registers are programmed with a DID and/or DID and SDID, only the ancillary data packets with the matching IDs are deleted from the video stream. **Note 2:** After the ancillary data determined by the ANC\_TYPE\_X\_APX registers has been deleted, other existing ancillary data may not be contiguous. The device does not concatenate the remaining ancillary data. **Note 3:** Reading extracted ancillary data from the host interface must be performed while there is a valid video signal present at the serial input and the device is locked (LOCKED signal is HIGH). ### 4.18.9 Level B to Level A Conversion When IOPROC\_2 register bit LEVEL\_B2A\_CONV\_DISABLE\_MASK is HIGH (default), the GS2970A does not convert 3G LEVEL B streams between Level A and Level B mapping formats. When LEVEL\_B2A\_CONV\_DISABLE\_MASK is LOW, the GS2970A converts a 3G 1080p Level B stream to the Level A mapping format, as per SMPTE ST 425. The device assumes that Link A and Link B are phase-aligned at the transmitter. The output data are line multiplexed such that the data content from Link A and Link B are assembled in a continuous fashion, at twice the input data rate. Extracted timing reference information is used to trigger a line counter which embeds the correct line number according to SMPTE ST 425. The Level B/A conversion acts only on the active picture, ANC data can become corrupt outside of this region. In order to ensure that the embedded ANC data remains valid, we recommend extracting the ANC data with the receiver prior to the Level B/A conversion taking place. **Note 1:** If Level B/A conversion is enabled, previous ST 352 Payload ID packets are not deleted from the data stream. **Note 2:** When Level B/A conversion is enabled, timing reference information (FVH) present on the STAT outputs is not phase-aligned with the output video data, and should not be used for line or frame synchronization activities. Being that CEA 861 timing is derived from (FVH) timing reference information, it too should not be used. During Level B to Level A conversion, it is advised that the user generates the H and V timing signals from the embedded TRS words. **Note 3:** If the GS2970A sees a synchronous switch where the difference in phases between two Level B inputs is greater than ~10.7 $\mu$ s, the user may observe a missing H pulse on the line following the switch line, when Level B/A conversion is enabled. **Note 4:** Discontinuities in the line of video at the input of the Level B to A converter can cause erroneous mapping to the Level A format. Therefore, when enabling B to A conversion or enabling/disabling audio, it is recommended to reset the Level B to A converter with the following sequence: - 1. Assert the B to A converter reset by writing '1' to bit 3 of register 05Eh. - 2. Monitor H-pulse for a high-to-low transition. - 3. De-assert the B to A converter reset by writing '0' to bit 3 of register 05Eh. This must be completed at the beginning of SAV and should be completed in 1920 PCLK periods. ### 4.19 Audio De-embedder The GS2970A includes an integrated audio de-embedder which is enabled by default in SMPTE mode. It can be disabled by setting the AUDIO\_EN/\overline{DIS} pin LOW, or by setting the host interface AUD\_EXT\_MASK bit to HIGH, or by keeping IOPROC\_EN/\overline{DIS} pin LOW. In non-SMPTE modes, the audio de-embedder is not active. Up to eight channels of audio may be extracted from the received serial digital video stream. The output signal formats supported by the device include AES/EBU, I<sup>2</sup>S (default) and industry standard serial digital formats. 16, 20 and 24-bit audio bit depths are supported for 48kHz synchronous audio for SD data rates. For HD and 3G data rates, 16, 20 and 24-bit audio bit depths are supported for 48kHz audio. The audio may be synchronous or asynchronous to the video. #### In 3G mode: - In Level A mode, all Audio Control Packets are extracted from Data Stream One and all Audio Data Packets are extracted from Data Stream Two, in accordance with SMPTE ST 425. This is similar to HD, in which Audio Control Packets are embedded in the Luma channel and audio data packets in the Chroma channel - In Level B mode, extraction of audio packets from Link A (default) or Link B is selectable via the AUDIO\_SEL\_DS2\_DS1 bit in the host interface Additional audio processing features include audio mute on loss of lock, de-embed and delete, group selection, audio output re-mapping, ECC error detection and correction (HD/3G modes only), and audio channel status extraction. ## 4.19.1 Serial Audio Data I/O Signals The Serial Audio Data I/O pins are listed in Table 4-16: Serial Audio Pin Descriptions. **Table 4-16: Serial Audio Pin Descriptions** | Pin Name | Description | |---------------------------------------|---------------------------------------| | · · · · · · · · · · · · · · · · · · · | 203th paioti | | AUDIO_EN/DIS | Enable Input for Audio Processing | | AOUT_1/2 | Serial Audio output; Channels 1 and 2 | | AOUT_3/4 | Serial Audio output; Channels 3 and 4 | | AOUT_5/6 | Serial Audio Output; Channels 5 and 6 | | AOUT_7/8 | Serial Audio Output; Channels 7 and 8 | | ACLK | 64fs clock | **Table 4-16: Serial Audio Pin Descriptions (Continued)** | Pin Name | Description | |----------|-------------------------------------------------------| | WCLK | Word clock | | AMCLK | Audio Master Clock, selectable 128fs, 256fs, or 512fs | The timing of the serial audio output signals and the ACLK output signal is shown in Figure 4-35: ACLK to Data Signal Output Timing. ### **I/O Timing Specs:** ### **Audio Outputs:** | | | Audio Outputs | | | | | | | | | | | | |---|------|---------------|-------------|-------------------|---------|-------------|-------------------|---------|-------------|-------------------|---------|-------------|-------------------| | ſ | | 3.3V | | | | | 1.8V | | | | | | | | | | toh | tr/tf (min) | C <sub>LOAD</sub> | tod | tr/tf (max) | C <sub>LOAD</sub> | toh | tr/tf (min) | C <sub>LOAD</sub> | tod | tr/tf (max) | C <sub>LOAD</sub> | | ı | AOUT | 1.500ns | 0.600ns | 6 pF | 7.000ns | 2.200ns | 15 pF | 1.500ns | 0.600ns | 6 pF | 7.000ns | 2.300ns | 15 pF | Figure 4-35: ACLK to Data Signal Output Timing When AUDIO\_EN/DIS is set HIGH, audio extraction is enabled and the audio output signals are extracted from the video data stream. When set LOW, the serial audio outputs, ACLK and WCLK outputs are set LOW. In addition, all functional logic associated with audio extraction is disabled to reduce power consumption. ## 4.19.2 Serial Audio Data Format Support The GS2970A supports the following serial audio data formats: - I<sup>2</sup>S (default) - AES/EBU - Serial Audio Left Justified, MSB First - Serial Audio Left Justified, LSB First - Serial Audio Right Justified, MSB First - Serial Audio Right Justified, LSB First (this mode is not supported in SD) By default (at power up or after system reset) I<sup>2</sup>S is selected. The other data formats are selectable via the host interface using the AMA/AMB[1:0] bits. **Table 4-17: Audio Output Formats** | AMA/AMB[1:0] | Audio Output Format | |--------------|-------------------------------------------------| | 00 | AES/EBU audio output | | 01 | Serial audio output: Left Justified; MSB first | | 10 | Serial audio output: Right Justified; MSB first | | 11 | I <sup>2</sup> S (Default) | The serial audio output formats may use LSB first according to the settings of the control bits LSB\_FIRSTA, LSB\_FIRSTB, LSB\_FIRSTC, and LSB\_FIRSTD. When in I<sup>2</sup>S mode, these control bits must all be set LOW (default). When $I^2S$ format is desired, both groups must be set to $I^2S$ (i.e. AMA = AMB = 11). This is because they share the same WCLK. Figure 4-36: I<sup>2</sup>S Audio Output Format Figure 4-37: AES/EBU Audio Output Format Figure 4-38: Serial Audio, Left Justified, MSB First Figure 4-39: Serial Audio, Left Justified, LSB First Figure 4-40: Serial Audio, Right Justified, MSB First Figure 4-41: Serial Audio, Right Justified, LSB First ### 4.19.2.1 AES/EBU Mode In AES/EBU output mode, the audio de-embedder uses a 128fs (6.144MHz audio bit clock) clock as shown in Figure 4-42. Figure 4-42: AES/EBU Audio Output to Bit Clock Timing #### 4.19.2.2 Audio Data Packet Extraction Block The audio de-embedder looks for audio data packets on every line of the incoming video. The audio data must be embedded according to SMPTE ST 272 (SD) or SMPTE ST 299 (HD or 3G). In 3G Level A signals, the audio data packets must be embedded only in Data Stream Two. In 3G Level B signals, the audio data packets must be embedded in the Chroma streams of either Link A or Link B. The Audio Group Detect registers are set HIGH when audio data packets with a corresponding group DID are detected in the input video stream. The host interface reports the individual audio groups detected. **Table 4-18: Audio Data Packet Detect Register** | Name | Description | Default | |-----------|-------------------------------------------------------|---------| | ADPG4_DET | Audio Group Four Data Packet Detection (1: Detected) | 0 | | ADPG3_DET | Audio Group Three Data Packet Detection (1: Detected) | 0 | | ADPG2_DET | Audio Group Two Data Packet Detection (1: Detected) | 0 | | ADPG1_DET | Audio Group One Data Packet Detection (1: Detected) | 0 | When an audio data packet with a DID set in IDA[1:0] and IDB[1:0] is detected, the audio sample information is extracted and written into the audio FIFO. The embedded audio group selected by IDA[1:0] is described henceforth in this document as Group A or Primary Group. The embedded audio group selected by IDB[1:0] is described henceforth in this document as Group B or Secondary Group. Due to the large size of the horizontal ancillary data space in 720p/24, 720p/25 and 720p/30 video standards, the maximum number of ancillary data words the audio de-embedder can process is limited to 1024 when configured for these standards. #### 4.19.2.3 Audio Control Packets The audio de-embedder automatically detects the presence of audio control packets in the video stream. When audio control packets for audio Group A are detected, the CTRA\_DET bit of the host interface is set HIGH. When audio control packets for audio Group B are detected, the CTRB\_DET bit of the host interface is set HIGH. The audio control packet data is accessible via the host interface. The audio control packets must be embedded according to SMPTE ST 272 (SD) or SMPTE ST 299 (HD and 3G). In 3G Level A signals, the audio control packets must be embedded only in Data Stream One. In 3G Level B signals the audio control packets must be embedded in the Luma streams of each link that carries audio. **Note 1:** In SD, the control packet host interface registers are updated with new control packet values, after the CTRA\_DET/CTRB\_DET flags are cleared. In HD, the update happens automatically. **Note 2:** If there is an HD audio packet checksum error, no audio is extracted. The audio packet is not recognized, and the audio stays in the video stream. If nothing but the CLK phase parity bit is wrong, the audio will extract fine. ### 4.19.2.4 Setting Packet DID Table 4-19 below, shows the 2-bit host interface setting for the audio group DID's. For 24-bit audio support in SD mode, extended audio packets for Group A must have the same group DID set in IDA[1:0] of the host interface. Extended audio packets for Group B must have the same group DID set in IDB[1:0] of the host interface. The audio de-embedder automatically detects the presence of extended audio packets. When detected, the audio output format is set to 24-bit audio sample word length. The audio de-embedder defaults to audio Groups One and Two, where Group A is extracted from packets with audio Group One DID, and Group B from packets with audio Group Two DID. **Table 4-19: Audio Group DID Host Interface Settings** | Audio<br>Group | SD Data<br>DID | SD Extended<br>DID | HD Data<br>DID | SD Control<br>DID | HD Control<br>DID | Host Interface Register Setting<br>(2-bit) | |----------------|----------------|--------------------|----------------|-------------------|-------------------|--------------------------------------------| | 1 | 2FFh | 1FEh | 2E7h | 1EFh | 1E3h | 00b | | 2 | 1FDh | 2FCh | 1E6h | 2EEh | 2E2h | 01b | | 3 | 1FBh | 2FAh | 1E5h | 2EDh | 2E1h | 10b | | 4 | 2F9h | 1F8h | 2E4h | 1ECh | 1E0h | 11b | Table 4-20: Audio Data and Control Packet DID Setting Register | Name | Description | Default | |----------|---------------------------------------------------|---------| | IDA[1-0] | Group A Audio data and control packet DID setting | 00b | | IDB[1-0] | Group B Audio data and control packet DID setting | 01b | **Note:** To keep sample delays between audio channels the same after changing the value of IDA or IDB in the SD audio core, the audio FIFOs must be cleared. This is accomplished by asserting CLEAR\_AUDIO and de-asserting at least one frame later. When the FIFOs are in the clear state, audio will be muted, but audio clocks will continue to run. #### 4.19.2.5 Audio Packet Delete Block To delete all ancillary data with a group DID shown in Table 4-19, the ALL\_DEL bit in the host interface must be set HIGH. ## 4.19.2.6 ECC Error Detection & Correction Block (HD Mode Only) The audio de-embedder performs BCH(31,25) forward error detection and correction, as described in SMPTE ST 299. The error correction for all embedded audio data packets is activated when the host interface ECC\_OFF bit is set LOW (default LOW). The audio de-embedder corrects any errors in both the audio output and the embedded packet. When a one-bit error is detected in a bit array of the ECC protected region of the audio data packet with audio group DID set in IDA[1:0], the ECCA\_ERROR flag is set HIGH. When a one-bit error is detected in the ECC protected region of the audio data packet with audio group DID set in IDB[1:0], the ECCB\_ERROR flag is set HIGH. Figure 4-43 shows examples of error correction and detection. Up to 8 bits in error can be corrected, providing each bit error is in a different bit array (shown below). When there are two or more bits in error in the same 24-bit array, the errors are detected, but not corrected. Figure 4-43: ECC 24-bit Array and Examples # 4.19.3 Audio Processing ### 4.19.3.1 Audio Clock Generation For SD and HD/3G audio, a single set of audio frequencies is generated for all audio channels, using a Direct Digital Period Synthesizer (DDPS) to minimize jitter. - For Mapping structure one signals (1080p 50, 59.94 or 60), the pixel clock is 148.5(/M) MHz, and the phase data are based on this rate. An Audio Master Clock (AMCLK) is also generated. The frequency is selectable via the host interface as: - fs x 128 - fs x 256 - fs x 512 In SD mode, audio clocks are derived from the PCLK. In HD/3G modes, the input control for the DDPS is derived from the two embedded audio clock phase words in the audio data packet corresponding to Group A. The audio clock phase information used is taken from the first embedded audio packet in the HANC space. With no embedded audio present, the device will not generate ACLK or WCLK. The IGNORE\_PHASE bit should be asserted in this case to ensure the proper AMCLK frequency is generated. The audio de-embedder also includes a Flywheel block to overcome any inconsistencies in the embedded audio clock phase information. If the audio phase data is not present in the audio data packets, or is incorrect, the NO\_PHASEA\_DATA bit in the host interface is set and the clock will free-run based on the detected video format, the PCLK and the M value. IGNORE\_PHASE should be set HIGH when NO\_PHASEA\_DATA is set. This does not occur automatically. When the IGNORE\_PHASE bit in the host interface is set HIGH, it is recommended that the M value be programmed via the host interface. This can be done by setting the FORCE\_M bit HIGH, and programming the desired value into FORCE\_MEQ1001. The correct value can be obtained by reading the M bit from the Video Core Registers. If the DDPS is locked to phase data and audio data packets are lost or corrupted, the Clock Generator will flywheel for up to four audio data packets. If no valid audio data packet with valid phase data is provided within this time, the Clock Generator will free-run based on the video format, the PCLK and the M value. If the IGNORE\_PHASE bit in the host interface is HIGH, the clock will free-run based on the video format, the PCLK and the M value, independent of the NO\_PHASEA\_DATA bit. In the 720p/24 video format, the total line length is 4125 pixels, which requires a resolution of 13 bits for the audio clock phase words in the embedded audio data packets. SMPTE ST 299 only specifies a maximum of 12 bits resolution. Proposed changes to SMPTE ST 299 suggest using bit 5 of UDW1 (currently reserved and set to zero) in the audio data packet as the MSB (ck13) for the audio clock phase data, providing 13 bits resolution. Some audio encoders may hold the clock phase value at a maximum value when reached, until reset at the end of the line. This produces a small amount of audio phase jitter for the period of one sample. To overcome this issue, the audio de-embedder checks for all cases. On detection of the maximum value, a comparison is made between previous clock phases and the correct position interpolated. If the clock phase data value starts to decrease, the de-embedder checks to see if bit 5 (ck13) of UDW1 in the audio data packet is set. If ck13 is set, the correct value is used. If ck13 is not set, the correct position is interpolated. #### 4.19.3.2 Detect Five-Frame Sequence Block Five-frame sequence detection is required for 525-line based video formats only. The audio de-embedder checks the Audio Frame Number sequence in the audio control packets, when present. If the audio frame sequence is running (repeated 1 to 5 count), the audio de-embedder uses this information to determine the five-frame sequence. If the audio control packet is not present, or the Audio Frame Number words are set to 200h, the audio de-embedder detects the five-frame sequence by counting the number of samples per frame. Figure 4-44 shows the number of samples per frame over a five-frame sequence. Figure 4-44: Sample Distribution over 5 Video Frames (525-line Systems) When the audio inputs are asynchronously switched or disrupted, the audio de-embedder continues to write audio samples into the audio buffer, based on the current five-frame sequence. The de-embedder then re-locks to the new 5-frame sequence, at which point a sample may be lost. **Note:** In SD, all four channel pairs must follow the same five-frame sequence. #### 4.19.3.3 Audio FIFO Block The function of the FIFO block is to change the audio data word rate from the ANC rate multiplexed with the video signal to the 48kHz audio output rate. The audio FIFO block contains the audio sample buffers; one per audio channel. Each buffer is 36 audio samples deep. At power up or reset, the read pointer is held at the zero position until 26 samples have been written into the FIFO (allows for 6 lines per frame with no audio samples; a maximum of 4 samples per line in SD Mode). See Figure 4-45. Figure 4-45: Audio Buffer After Initial 26 Sample Write The position of the write pointer with respect to the read pointer is monitored continuously. If the write pointer is less than 6 samples ahead of the read pointer (point A in Figure 4-46), a sample is repeated from the read-side of the FIFO. If the write pointer is less than 6 samples behind the read pointer (point B in Figure 4-46), a sample is dropped. This avoids buffer underflow/overflow conditions. Figure 4-46: Audio Buffer Pointer Boundary Checking The repeat or drop sample operation is performed a maximum of 28 consecutive times, after which the audio outputs are muted (all sample data set to zero). In SD Mode, 26 samples are required to be written into the FIFO prior to starting the read operation again. The audio buffer pointer offset may be reduced from 26 samples to 12 or 6 samples using the OS\_SEL[1:0] bits in the host interface. The default setting is 26 samples (see Table 4-21). When the OS\_SEL[1:0] bits are set for 6-sample pointer offset, no boundary-checking is performed. In HD mode the audio FIFO is a maximum of 10 samples deep. According to SMPTE ST 299, audio samples are multiplexed immediately in the next HANC region after the audio sample occurs. **Table 4-21: Audio Buffer Pointer Offset Settings** | OS_SEL[1:0] | Buffer Pointer Offset | |-------------|-----------------------| | 00 | 26 samples (default) | | 01 | 12 samples | | 10 | 6 samples | ## **Sample Delay** When extracting SD audio, certain conditions can cause the sample delay through the audio FIFOs to be 1-4 samples different between channels. If delays through the audio FIFOs must be the same, it is recommended that the FIFO size gets set to 22 or 16 with OS\_SEL[1:0]. Additionally, the audio FIFO must be cleared when either of the following occurs: - $1. \quad Loss \ of \ lock. \ The \ FIFO \ should \ be \ cleared \ when \ the \ part \ has \ relocked.$ - 2. When one of the groups of audio disappears and re-appears. Poll the audio data packet detected registers ADPG1\_DET, ADPG2\_DET, ADPG3\_DET, and ADPG4\_DET once every frame. If one of the groups currently de-embedded disappears and re-appears, clear the audio FIFO after the group re-appears. Clear the audio FIFO by asserting CLEAR\_AUDIO and de-asserting at least one frame later. When the FIFOs are in the clear state, audio will be muted but audio clocks will continue to run. When switching between 525 and 625 formats, it is recommended that the device be reset to keep the delays through the audio FIFO the same between channels. ## 4.19.3.4 Audio Crosspoint Block The Audio Crosspoint is used for audio output channel re-mapping. This feature allows any of the selected audio channels in Group A or Group B to be output on any of the eight output channels. The default setting is for one to one mapping, where AOUT\_1/2 is extracted from Group A CH1 and CH2, AOUT\_3/4 is extracted from Group A CH3 and CH4, and so on. **Note:** If audio samples from embedded audio packets with the group set in IDA[1:0] are to be paired with samples from the group set in IDB[1:0], all of the channels must have been derived from the same Word Clock and must be synchronous. The output channel is set in the OPn\_SRC[2:0] host interface registers. Table 4-22 lists the 3-bit address for audio channel mapping. **Table 4-22: Audio Channel Mapping Codes** | Audio Output Channel | 3-bit Host Interface<br>Source Address | |----------------------|----------------------------------------| | 1 | 000 | | 2 | 001 | | 3 | 010 | | 4 | 011 | | 5 | 100 | | 6 | 101 | | 7 | 110 | | 8 | 111 | ## 4.19.3.5 Serial Audio Output Word Length The audio output, in serial modes, has a selectable 24, 20 or 16-bit sample word length. The ASWL[1:0] host interface register is used to configure the audio output sample word length. Figure 4-23 shows the host interface 2-bit code for setting the audio sample word length. When the presence of extended audio packets is detected in SD modes, the audio de-embedder defaults to 24-bit audio sample word length. **Table 4-23: Audio Sample Word Lengths** | ASWL[1:0] | Audio Sample Word Length<br>(SD) | Audio Sample Word Length<br>(HD) | |-----------|----------------------------------|----------------------------------| | 00 | 24-bit | 24-bit | | 01 | 20-bit | 20-bit | | 10 | 16-bit | 16-bit | | 11 | Auto 24/20-bit (Default) | Reserved (Default) | **Note**: By default, at power-up, the word length is set to 12 bits. The desired word length should be programmed through the host interface. #### 4.19.3.6 Audio Channel Status The GS2970A detects the AES/EBU Audio Channel Status (ACS) block information for each of the selected channel pairs. ACS data detection is indicated by corresponding ACS\_DET flag bits in the host interface. The flag is cleared by writing to the same location. #### 4.19.3.7 Audio Channel Status Read AES/EBU ACS data is available separately for each of the channels in a stereo pair. The GS2970A defaults to reading the first channel of each pair. There are 184 bits in each ACS packet, which are written to twelve 16-bit right-justified registers in the host interface. The ACS\_USE\_SECOND bit (default LOW) selects the second channel in each audio pair when set HIGH. Once all of the ACS data for a channel has been acquired, the corresponding ACS\_DET bit is set, and acquisition stops. The ACS data is overwritten with new data when the ACS\_DET bit is cleared in the system. ## 4.19.3.8 Audio Channel Status Regeneration When the ACS\_REGEN bit in the host interface is set HIGH, the audio de-embedder embeds the 24 bytes of the Audio Channel Status information programmed in the ACSR[183:0] registers into the 'C' bit of the AES/EBU outputs. The same Audio Channel Status information is used for all output channels. In order to apply ACSR data; - Set the ACS\_REGEN bit to logic HIGH - Write the desired ACSR data to the ACSR registers - Set the ACS\_APPLY bit to HIGH At the next status boundary, the device outputs the contents of the ACSR registers as ACS data. This event may occur at a different time for each of the output channels. While waiting for the status boundary, the device sets the appropriate ACS\_APPLY\_WAIT[A:D] flag. Table 4-24 shows the host interface default settings for the Audio Channel Status block. The audio de-embedder automatically generates the CRC word. **Table 4-24: Audio Channel Status Information Registers** | Name | Description | Default | |-------------------------------|------------------------------------------------------------------------------------|-------------------| | ACSR[7-0] | Audio channel status block byte 0 set. Used when ACS_REGEN is set HIGH | 85h | | ACSR[15-8] | Audio channel status block byte 1 set. Used when ACS_REGEN is set HIGH | 08h | | ACSR[23-16] | Audio channel status block byte 2 set. Used when ACS_REGEN is set HIGH | 28h (SD) 2Ch (HD) | | ACSR[31-24]:<br>ACSR[183-176] | Audio channel status block data for bytes 3 to 22. Used when ACS_REGEN is set HIGH | 00h | | ACS_REGEN | Audio channel status regenerate | 0 | | ACS_APPLY | Apply new ACSR data | 0 | | ACS_APPLY_W<br>AIT[A:D] | Waiting to apply new ACSR data | 0 | | ACS[7-0]:<br>ACS[183-176] | Audio channel status block data for bytes 0 to 22 | 00h: 00h | **Table 4-25: Audio Channel Status Block for Regenerate Mode Default Settings** | Name | Byte | Bit | Default | Mode | | | |-----------------------------------------------------------------------------------------------------------------|------|-----|-----------------------|------------------------------------------------|--|--| | PRO | 0 | 0 | 1b | Professional use of channel status block | | | | Emphasis | 0 | 2-4 | 100b | 100b None. Rec. manual override disabled | | | | Sample Frequency | 0 | 6-7 | 01b | 48kHz. Manual override or auto disabled | | | | Channel Mode | 1 | 0-3 | 0001b | Two channels. Manual override disabled | | | | ALIV | 2 | 0.2 | 000b | SD Modes: Maximum audio word length is 20 bits | | | | AUX | 2 | 0-2 | 001b | HD Mode: Maximum audio word length is 24 bits | | | | Source Word Length 2 3-5 101b Maximum word length (based on AUX setting 24-bit for HD Mode; 20-bit for SD Modes | | | | | | | | | | A | All other bits set to | ) zero | | | #### 4.19.3.9 Audio Mute When the MUTE bits in the host interface are set HIGH, the audio outputs are muted (all audio sample bits are set to zero). To set all the audio output channels to mute, set the host interface MUTE\_ALL bit HIGH. **Table 4-26: Audio Mute Control Bits** | Name | Description | Default | |----------|--------------------------------------|---------| | MUTE_ALL | Ch1-8 audio mute enable (1: Enabled) | 0 | | MUTE8 | Ch8 audio mute enable (1: Enabled) | 0 | | MUTE7 | Ch7 audio mute enable (1: Enabled) | 0 | | MUTE6 | Ch6 audio mute enable (1: Enabled) | 0 | | MUTE5 | Ch5 audio mute enable (1: Enabled) | 0 | | MUTE4 | Ch4 audio mute enable (1: Enabled) | 0 | | MUTE3 | Ch3 audio mute enable (1: Enabled) | 0 | | MUTE2 | Ch2 audio mute enable (1: Enabled) | 0 | | MUTE1 | Ch1 audio mute enable (1: Enabled) | 0 | #### **Mute On Loss Of Lock** When the GS2970A loses lock (LOCKED signal is LOW), the audio de-embedder sets all audio outputs LOW (no audio formatting is performed). The ACLK, WCLK and AMCLK outputs are also forced LOW. ## 4.19.4 Error Reporting ### 4.19.4.1 Data Block Number Error When the 1-255 count sequence in the Data Block Number (DBN) word of Group A audio data packets is discontinuous, the DBNA\_ERR bit in the host interface AUDIO\_ERROR\_STAT\_X register is set HIGH. When the 1-255 count sequence in the DBN word of Group B audio data packets is discontinuous, the DBNB\_ERR bit in the AUDIO\_ERROR\_STAT\_X register is set HIGH. The DBNA\_ERR and DBNB\_ERR flags also have associated SD\_AUDIO\_ERROR\_MASK and HD\_AUDIO\_ERROR\_MASK register flags for configuration of error reporting in the Receiver. The DBNA\_ERR and DBNB\_ERR flags remains set until cleared by writing to these locations. ## 4.19.4.2 ECC Error The GS2970A monitors the ECC error status of the two selected audio groups, as described in Section 4.19.2.6 on page 86. The ECC[N]\_ERROR flags also have associated SD\_AUDIO\_ERROR\_MASK and HD\_AUDIO\_ERROR\_MASK register flags for configuration of error reporting in the Receiver. The ECC[N] ERROR flags remain set until read via the host interface. ## 4.20 GSPI - HOST Interface The GSPI, or Gennum Serial Peripheral Interface, is a 4-wire interface provided to allow the system to access additional status and control information through configuration registers in the GS2970A. The GSPI is comprised of a Serial Data Input signal (SDIN), Serial Data Output signal (SDOUT), an active low Chip Select ( $\overline{\text{CS}}$ ), and a Burst Clock (SCLK). Because these pins are shared with the JTAG interface port, an additional control signal pin JTAG/HOST is provided. When JTAG/ $\overline{\text{HOST}}$ is LOW, the GSPI interface is enabled. When JTAG/ $\overline{\text{HOST}}$ is HIGH, the JTAG interface is enabled. When operating in GSPI mode, the SCLK, SDIN, and $\overline{\text{CS}}$ signals must be provided by the system. The SDOUT pin is a non-clocked loop-through of SDIN and may be connected to the SDIN of another device, allowing multiple devices to be connected to the GSPI chain. See Section 4.20.2 for details. The interface is illustrated in the Figure 4-47 below. **Note**: When using more than one Semtech serializer or deserializer (SerDes) in the same design, the SDOUT pins of multiple SerDes ICs must not be bussed together as was done with older generations of Semtech SerDes ICs Figure 4-47: GSPI Application Interface Connection All read or write access to the GS2970A is initiated and terminated by the system host processor. Each access always begins with a Command/Address Word, followed by a data write to, or data read from, the GS2970A. # 4.20.1 Command Word Description The Command Word consists of a 16-bit word transmitted MSB first and contains a read/write bit, an Auto-Increment bit and a 12-bit address. Figure 4-48: Command Word Format Command Words are clocked into the GS2970A on the rising edge of the Serial Clock SCLK, which operates in a burst fashion. The chip select $(\overline{CS})$ signal must be set low a minimum of 1.5ns (t0 in Figure 4-50) before the first clock edge to ensure proper operation. When the Auto-Increment bit is set LOW, each Command Word must be followed by only one Data Word to ensure proper operation. If the Auto-Increment bit is set HIGH, the following Data Word is written into the address specified in the Command Word, and subsequent Data Words are written into incremental addresses from the first Data Word. This facilitates multiple address writes without sending a Command Word for each Data Word. **Note:** The RSV bits in the GSPI command word can be set to zero as placeholder, though these bits are not used. ## 4.20.2 Data Read or Write Access During a read sequence (Command Word R/W bit set HIGH) serial data is transmitted or received MSB first, synchronous with the rising edge of the serial clock SCLK. The Chip Select $\overline{(CS)}$ signal must be set low a minimum of 1.5ns (t0 in Figure 4-50) before the first clock edge to ensure proper operation. The first bit (MSB) of the Serial Output (SDOUT) is available (t5 in Figure 4-51) following the last falling SCLK edge of the read Command Word, the remaining bits are clocked out on the negative edges of SCLK. **Note:** When several devices are connected to the GSPI chain, only one $\overline{CS}$ may be asserted during a read sequence. During a write sequence (Command Word R/W bit set LOW), a wait state of 37.1ns (t4 in Figure 4-50) is required between the Command Word and the following Data Word. This wait state must also be maintained between successive Command Word/Data Word write sequences. When Auto Increment mode is selected (AutoInc = 1), the wait state must be maintained between successive Data Words after the initial Command Word/Data Word sequence. During the write sequence, all Command and following Data Words input at the SDIN pin are output at the SDOUT pin unchanged. When several devices are connected to the GSPI chain, data can be written simultaneously to all the devices which have $\overline{\text{CS}}$ set LOW. Figure 4-49: Data Word Format # 4.20.3 GSPI Timing Write and Read Mode timing for the GSPI interface; Figure 4-50: Write Mode Figure 4-51: Read Mode SDIN\_TDI to SDOUT\_TDO combinational path for daisy chain connection of multiple GS2970A devices. Figure 4-52: GSPI Time Delay **Table 4-27: GSPI Time Delay** | Parameter | Symbol | Conditions | Min | Тур | Max | Units | |------------|--------------------|----------------------------|-----|-----|------|-------| | Delay Time | t <sub>DELAY</sub> | 50% levels; 1.8V operation | - | - | 13.1 | ns | | Delay Time | t <sub>DELAY</sub> | 50% levels; 3.3V operation | - | - | 9.7 | ns | Table 4-28: GSPI Timing Parameters (50% levels; 3.3V or 1.8V operation) | SCILK period t₀ 1.5 - - ns SCLK period t₁ 16.67 - - ns SCLK duty cycle t₂ 40 50 60 % Input data setup time t₃ 1.5 - - ns Time between end of Command Word (or data in Auto-Increment mode) and the first SCLK of the following Data Word - write cycle t₃ PCLK (MHz) ns - - - ns Time between end of Command Word (or data in Auto-Increment mode) and the first SCLK of the following Data Word - read cycle. t₃ 27.0 148.4* - - - ns Time between end of Command Word (or data in Auto-Increment mode) and the first SCLK of the following Data Word - read cycle - ANC FIFO Read t₃ 222.6 - - ns Time between end of Command Word (or data in Auto-Increment mode) and the first SCLK of the following Data Word - read cycle - ANC FIFO Read t₃ 222.6 - - ns Output hold time (15pF load) t₃ 222.6 - - ns ES high after last SCLK rising edge t₃ <t< th=""><th>Parameter</th><th>Symbol</th><th>Mi</th><th>n</th><th>Тур</th><th>Max</th><th>Units</th></t<> | Parameter | Symbol | Mi | n | Тур | Max | Units | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|----------------|------------|--------|-----|-----|-------| | SCLK duty cycle t2 | CS low before SCLK rising edge | t <sub>0</sub> | 1.5 | 5 | _ | - | ns | | Input data setup time t 3 | SCLK period | t <sub>1</sub> | 16.6 | 57 | _ | - | ns | | PCLK (MHz) ns unlocked 100 | SCLK duty cycle | t <sub>2</sub> | 40 | | 50 | 60 | % | | Time between end of Command Word (or data in Auto-Increment mode) and the first SCLK of the following Data Word – write cycle Time between end of Command Word (or data in Auto-Increment mode) and the first SCLK of the following Data Word – read cycle. Time between end of Command Word (or data in Auto-Increment mode) and the first SCLK of the following Data Word – read cycle. Time between end of Command Word (or data in Auto-Increment mode) and the first SCLK of the following Data Word – read cycle. Time between end of Command Word (or data in Auto-Increment mode) and the first SCLK of the following Data Word – read cycle – ANC FIFO Read Time between end of Command Word (or data in Auto-Increment mode) and the first SCLK of the following Data Word – read cycle – ANC FIFO Read Time between end of Command Word (or data in Auto-Increment mode) and the first SCLK of the following Data Word – read cycle – ANC FIFO Read Time between end of Command Word (or data in Auto-Increment mode) and the first SCLK of the following Data Word – read cycle – ANC FIFO Read Time between end of Command Word (or data in Auto-Increment mode) and the first SCLK of the following Data Word – read cycle – ANC FIFO Read Time between end of Command Word (or data in Auto-Increment mode) and the first SCLK of the following Data Word – read cycle – ANC FIFO Read Time between end of Command Word (or data in Auto-Increment mode) and the first SCLK of the following Data Word – read cycle – ANC FIFO Read Time between end of Command Word (or data in Auto-Increment mode) and the first SCLK of the first SCLK of the following Data Word – read cycle – ANC FIFO Read Time between end of Command Word (or data in Auto-Increment mode) and the first SCLK of | Input data setup time | t <sub>3</sub> | 1.5 | 5 | _ | - | ns | | Time between end of Command Word (or data in Auto-Increment mode) and the first SCLK of the following Data Word – write cycle Time between end of Command Word (or data in Auto-Increment mode) and the first SCLK of the following Data Word – read cycle. Time between end of Command Word (or data in Auto-Increment mode) and the first SCLK of the following Data Word – read cycle. Time between end of Command Word (or data in Auto-Increment mode) and the first SCLK of the following Data Word – read cycle. Time between end of Command Word (or data in Auto-Increment mode) and the first SCLK of the following Data Word – read cycle – ANC FIFO Read Time between end of Command Word (or data in Auto-Increment mode) and the first SCLK of the following Data Word – read cycle – ANC FIFO Read Time between end of Command Word (or data in Auto-Increment mode) and the first SCLK of the following Data Word – read cycle – ANC FIFO Read Time between end of Command Word (or data in Auto-Increment mode) and the first SCLK of the following Data Word – read cycle – ANC FIFO Read Time between end of Command Word (or data in Auto-Increment mode) and the first SCLK of the following Data Word – read cycle – ANC FIFO Read Time between end of Command Word (or data in Indicated | | | PCLK (MHz) | ns | | | | | Auto-Increment mode) and the first SCLK of the following Data Word – write cycle 148.5 6.7 Time between end of Command Word (or data in Auto-Increment mode) and the first SCLK of the following Data Word – read cycle. Time between end of Command Word (or data in Auto-Increment mode) and the first SCLK of the following Data Word – read cycle. Time between end of Command Word (or data in Auto-Increment mode) and the first SCLK of the following Data Word – read cycle – ANC FIFO Read Time between end of Command Word (or data in Auto-Increment mode) and the first SCLK of the following Data Word – read cycle – ANC FIFO Read Time between end of Command Word (or data in Auto-Increment mode) and the first SCLK of the following Data Word – read cycle – ANC FIFO Read Time between end of Command Word (or data in Auto-Increment mode) and the first SCLK of the following Data Word – read cycle – ANC FIFO Read Time between end of Command Word (or data in Auto-Increment mode) and the first SCLK of the following Data Word – read cycle – ANC FIFO Read Time between end of Command Word (or data in Auto-Increment mode) and the first SCLK of the following Data Word – read cycle – ANC FIFO Read Time between end of Command Word (or data in Auto-Increment mode) and the first SCLK of the following Data Word – read cycle – ANC FIFO Read Time between end of Command Word (or data in Auto-Increment mode) and the first SCLK of the following Data Word – read cycle – ANC FIFO Read Time between end of Command Word (or data in Auto-Increment mode) and the first SCLK of the following Data Word – read cycle – ANC FIFO Read Time between end of Command Word (or data in Auto-Increment mode) and the first SCLK of the following Data Word – read cycle – ANC FIFO Read Time between end of Command Word (or data in Auto-Increment mode) and the first SCLK of the following Data Word – read cycle – ANC FIFO Read Time between end of Command Word (or data in Auto-Increment mode) and the first SCLK of the following Data Wo | Time between end of Command Word (or data in | | unlocked | 100 | | | | | Time between end of Command Word (or data in Auto-Increment mode) and the first SCLK of the following Data Word – read cycle. Time between end of Command Word (or data in Auto-Increment mode) and the first SCLK of the following Data Word – read cycle. T4.25 53.9* Time between end of Command Word (or data in Auto-Increment mode) and the first SCLK of the following Data Word – read cycle – ANC FIFO Read T5 T6 T74.25 T74.25 Time between end of Command Word (or data in Auto-Increment mode) and the first SCLK of the following Data Word – read cycle – ANC FIFO Read T6 T74.25 | Auto-Increment mode) and the first SCLK of the | t <sub>4</sub> | 27.0 | 37.1 | _ | - | ns | | PCLK (MHz) ns unlocked - | following Data Word – Write cycle | | 74.25 | 13.5 | | | | | Time between end of Command Word (or data in Auto-Increment mode) and the first SCLK of the following Data Word – read cycle. Time between end of Command Word (or data in Auto-Increment mode) and the first SCLK of the following Data Word – read cycle – ANC FIFO Read Output hold time (15pF load) To high after last SCLK rising edge | | | 148.5 | 6.7 | | | | | Time between end of Command Word (or data in Auto-Increment mode) and the first SCLK of the following Data Word – read cycle. | | | PCLK (MHz) | ns | | - | | | Auto-Increment mode) and the first SCLK of the following Data Word – read cycle. | Time between and of Command Word (or data in | | unlocked | _ | - | | | | 74.25 53.9* | Auto-Increment mode) and the first SCLK of the | t <sub>5</sub> | 27.0 | 148.4* | | | ns | | Time between end of Command Word (or data in Auto-Increment mode) and the first SCLK of the following Data Word – read cycle - ANC FIFO Read Output hold time (15pF load) $t_6$ $t_7$ $t_7$ $t_8$ $t_8$ $t_9$ | following Data Word – read cycle. | | 74.25 | 53.9* | | | | | Auto-Increment mode) and the first SCLK of the following Data Word – read cycle - ANC FIFO Read $t_{6} = 1.5 \qquad - \qquad - \qquad ns$ Output hold time (15pF load) $t_{6} = 1.5 \qquad pCLK (MHz) \qquad ns$ $unlocked \qquad 445$ $\overline{CS} \text{ high after last SCLK rising edge}$ $t_{7} = 27.0 \qquad 37.1 \qquad - \qquad - \qquad ns$ $74.25 \qquad 13.5$ $148.5 \qquad 6.7$ | | | 148.5 | 27* | | | | | PCLK (MHz) ns unlocked 445 27.0 37.1 ns 74.25 13.5 148.5 6.7 | Auto-Increment mode) and the first SCLK of the | t <sub>5</sub> | 222 | .6 | - | - | ns | | CS high after last SCLK rising edge t₁ unlocked 445 74.25 13.5 148.5 6.7 | Output hold time (15pF load) | t <sub>6</sub> | 1.5 | 5 | - | _ | ns | | CS high after last SCLK rising edge t <sub>7</sub> 27.0 37.1 - - ns 74.25 13.5 148.5 6.7 | | | PCLK (MHz) | ns | | | | | 74.25 13.5<br>148.5 6.7 | | | unlocked | 445 | | | | | 148.5 6.7 | CS high after last SCLK rising edge | t <sub>7</sub> | 27.0 | 37.1 | _ | _ | ns | | | | | 74.25 | 13.5 | | | | | Input data hold time t <sub>8</sub> 1.5 ns | | | 148.5 | 6.7 | | | | | | Input data hold time | t <sub>8</sub> | 1.5 | 5 | _ | _ | ns | This timing must be satisfied across all ambient temperature and power supply operating conditions, as described in the Electrical Characteristics on page 17. # **4.21 Host Interface Register Maps** **Note:** The GS2970A only accepts write/read commands to/from the Audio Register Maps when the audio core is locked to the incoming video data rate. The Video Register Map is always active, whether valid serial input data is present or not. # **4.21.1 Video Core Registers** **Table 4-29: Video Core Configuration and Status Registers** | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|---------------|---------------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | | | RSVD | 15 | Reserved. | R | 0 | | | | TRS_WORD_REMAP_DS1 _DISABLE | 14 | Disables 8-bit TRS word remapping<br>for 3G Level B Data Stream 1, 3G<br>Level A, HD and SD inputs. | R/W | 0 | | | | RSVD | 13 | Reserved. | R/W | 0 | | | | EDH_FLAG_UPDATE<br>_MASK | 12 | Disables updating of EDH error flags. | R/W | 0 | | | | EDH_CRC_INS_MASK | 11 | Disables EDH_CRC error correction and insertion. | R/W | 0 | | | | | | Selects the H blanking indication: | | | | | | | | 0: Active line blanking - the H<br>output is HIGH for all the<br>horizontal blanking period,<br>including the EAV and SAV TRS<br>words. | | | | 000h | IOPROC_1 | H_CONFIG | 10 | 1: TRS based blanking - the H<br>output is set HIGH for the entire<br>horizontal blanking period as<br>indicated by the H bit in the<br>received TRS signals. | R/W | 0 | | | | | | This signal is only valid when TIM_861 is set to '0' (via pin or host interface). | | | | | | ANC_DATA_EXT_MASK | 9 | Disables ancillary data extraction FIFO. | R/W | 0 | | | | AUD_EXT_MASK | 8 | Disables audio extraction block. | R/W | 0 | | | | TIM_861_PIN_DISABLE | 7 | Disable TIM_861 pin control when set to '1', and use TIMING_861 bit instead. | R/W | 0 | | | | TIMING_861 | 6 | Selects the output timing reference format: 0 = Digital FVH timing output; 1 = CEA-861 timing output. | R/W | 0 | | | | RSVD | 5 | Reserved. | R/W | 0 | | | | ILLEGAL_WORD_REMAP<br>_DS1_MASK | 4 | Disables illegal word remapping<br>for 3G Level B Data Stream 1, 3G<br>Level A, HD and SD inputs. | R/W | 0 | Table 4-29: Video Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|---------------|-------------------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | | | ANC_CHECKSUM<br>_INSERTION_DS1_MASK | 3 | Disables insertion of ancillary data checksums for 3G Level B Data Stream 1, 3G Level A, HD and SD inputs. | R/W | 0 | | 000h | IOPROC_1 | CRC_INS_DS1_MASK | 2 | Disables insertion of HD/3G CRC<br>words for 3G Level B Data Stream<br>1, 3G Level A, and HD inputs. | R/W | 0 | | | | LNUM_INS_DS1_MASK | 1 | Disables insertion of line numbers<br>for 3G Level B Data Stream 1, 3G<br>Level A, and HD inputs. | R/W | 0 | | | | TRS_INS_DS1_MASK | 0 | Disables insertion of TRS words for 3G Level B Data Stream 1, 3G Level A, HD and SD inputs. | R/W | 0 | | | IOPROC 2 | RSVD | 15 | Reserved. | R/W | N/A | | | | NONINV | 14 | With DISB_AUTDET set HIGH, if this bit is asserted (HIGH), forces non-inverted MPEG-2 decoding. If deasserted (LOW), forces inverted MPEG-2 decoding. Applicable in DVB-ASI mode only. | R/W | 0 | | 001h | | DISB_AUTDET | 13 | Disables auto detection of inverted DVB ASI MPEG-2 data when HIGH. When LOW, NONINV is ignored and the DVB decoder auto detects for inverted MPEG-2 data. Applicable in DVB-ASI mode only. | R/W | 0 | | | _ | TRS_WORD_REMAP_DS2<br>_DISABLE | 12 | Disables 8-bit TRS word remapping in Data Stream 2 (3G Level B only). | R/W | 0 | | | | RSVD | 11 | Reserved. | R/W | 0 | | | | REGEN_352M_MASK | 10 | Disables regeneration of the SMPTE ST 352 packet for 3G Level B data. <b>Note</b> : this bit needs to be enabled via the host interface to disable SMPTE ST 352 packet generation. It is strongly recommended to set this bit LOW only when Level B to Level A conversion is enabled. | R/W | 0 | 99 of 149 Table 4-29: Video Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | | |---------|---------------|-------------------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|---------|--| | | | | | | Swaps Data Stream 1 (DS1) and Data Stream 2 (DS2) at the output in 3G mode. | | | | | | DS_SWAP_3G | 9 | In 20-bit output mode, DS1 shall be present on DOUT pins [19:10] and DS2 shall be present on DOUT pins [9:0] by default. When DS_SWAP_3G is set to '1', DS2 shall be present on DOUT pins [19:10] and DS1 shall be present on DOUT pins [9:0] | R/W | 0 | | | | | | | In 10-bit (DDR) output mode, DS2 shall precede DS1 by default. When DS_SWAP_3G is set to '1', DS1 shall precede DS2. | | | | | | | LEVEL_B2A_CONV<br>_DISABLE_MASK | 8 | Disable conversion of a 3G Level B input to a 3G Level A format. Only effective if in 3G Level B mode. Default is active HIGH (disabled), so Level B inputs are formatted as Level B outputs. | R/W | 1 | | | 001h | IOPROC_2 | ANC_EXT_SEL_DS2_ <del>DS1</del> | 7 | Selects data stream to extract ANC data from (valid for 3G Level B data). | R/W | 0 | | | | | AUDIO_SEL_DS2_ <del>DS1</del> | 6 | Selects data stream to be sent to audio core (valid for 3G Level B data). | R/W | 0 | | | | | RSVD | 5 | Reserved. | R/W | 0 | | | | | ILLEGAL_WORD_REMAP<br>_DS2_MASK | 4 | Disables illegal word remapping in<br>Data Stream 2 (3G Level B only). | R/W | 0 | | | | | ANC_CHECKSUM<br>_INSERTION_DS2_MASK | 3 | Disables insertion of ancillary data checksums in Data Stream 2 (3G Level B only). | R/W | 0 | | | | | CRC_INS_DS2_MASK | 2 | Disables insertion of CRC words in<br>Data Stream 2 (3G Level B only). | R/W | 0 | | | | | LNUM_INS_DS2_MASK | 1 | Disables insertion of line numbers in Data Stream 2 (3G Level B only). | R/W | 0 | | | | | TRS_INS_DS2_MASK | 0 | Disable insertion of TRS words in Data Stream 2 (3G Level B only). | R/W | 0 | | Table 4-29: Video Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|---------------|----------------|-------|----------------------------------------------------------------------------------------------------------------------|------|---------| | | | RSVD | 15-11 | Reserved. | ROCW | 0 | | | | VD_STD_ERR_DS1 | 10 | Video Standard Error indication for HD and SD inputs. | ROCW | 0 | | | | FF_CRC_ERR | 9 | EDH Full Frame CRC error indication. | ROCW | 0 | | | | AP_CRC_ERR | 8 | EDH Active Picture CRC error indication. | ROCW | 0 | | | | RSVD | 7 | Reserved. | ROCW | 0 | | | | CCS_ERR_DS1 | 6 | Chroma ancillary data checksum<br>error indication for 3G Level B Data<br>Stream 1, 3G Level A, HD and SD<br>inputs. | ROCW | 0 | | 002h | ERROR_STAT_1 | YCS_ERR_DS1 | 5 | Luma ancillary data checksum error<br>indication for 3G Level B Data<br>Stream 1, 3G Level A, HD and SD<br>inputs. | ROCW | 0 | | | | CCRC_ERR_DS1 | 4 | Chroma CRC error indication for 3G<br>Level B Data Stream 1, 3G Level A,<br>and HD inputs. | ROCW | 0 | | | | YCRC_ERR_DS1 | 3 | Luma CRC error indication for 3G<br>Level B Data Stream 1, 3G Level A,<br>and HD inputs. | ROCW | 0 | | | | LNUM_ERR_DS1 | 2 | Line number error indication for<br>3G Level B Data Stream 1, 3G Level<br>A, and HD inputs. | ROCW | 0 | | | | SAV_ERR_DS1 | 1 | SAV error indication for 3G Level B<br>Data Stream 1, 3G Level A, HD and<br>SD inputs. | ROCW | 0 | | | | EAV_ERR_DS1 | 0 | EAV error indication for 3G Level B<br>Data Stream 1, 3G Level A, HD and<br>SD inputs. | ROCW | 0 | Table 4-29: Video Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|---------------|--------------|------|--------------------------------------------------------------------------------------|------|---------| | | | RSVD | 15-7 | Reserved. | ROCW | 0 | | | | CCS_ERR_DS2 | 6 | Chroma ancillary data checksum error indication for Data Stream 2 (3G Level B only). | ROCW | 0 | | | | YCS_ERR_DS2 | 5 | Luma ancillary data checksum error indication for Data Stream 2 (3G Level B only). | ROCW | 0 | | 003h | ERROR_STAT_2 | CCRC_ERR_DS2 | 4 | Chroma CRC error indication for Data Stream 2 (3G Level B only). | ROCW | 0 | | | | YCRC_ERR_DS2 | 3 | Luma CRC error indication for Data<br>Stream 2 (3G Level B only). | ROCW | 0 | | | | LNUM_ERR_DS2 | 2 | Line number error indication for Data Stream 2 (3G Level B only). | ROCW | 0 | | | | SAV_ERR_DS2 | 1 | SAV error indication for Data<br>Stream 2 (3G Level B only). | ROCW | 0 | | | | EAV_ERR_DS2 | 0 | EAV error indication for Data<br>Stream 2 (3G Level B only). | ROCW | 0 | | | | EDH_DETECT | 15 | Embedded EDH packet detected. | R | 0 | | | | ANC_UES_IN | 14 | Ancillary data – unknown error status flag. | R | 0 | | | | ANC_IDA_IN | 13 | Ancillary data – internal error<br>detected already flag. | R | 0 | | | | ANC_IDH_IN | 12 | Ancillary data – internal error<br>detected here flag | R | 0 | | | | ANC_EDA_IN | 11 | Ancillary data – error detected already flag. | R | 0 | | 004h | EDH_FLAG_IN | ANC_EDH_IN | 10 | Ancillary data – error detected here flag. | R | 0 | | | | FF_UES_IN | 9 | EDH Full Field – unknown error<br>status flag. | R | 0 | | | | FF_IDA_IN | 8 | EDH Full Field – internal error<br>detected already flag. | R | 0 | | | | FF_IDH_IN | 7 | EDH Full Field – internal error<br>detected here flag. | R | 0 | | | | FF_EDA_IN | 6 | EDH Full Field – error detected<br>already flag. | R | 0 | Table 4-29: Video Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|---------------|-----------|-----|---------------------------------------------------------------|-----|---------| | | | FF_EDH_IN | 5 | EDH Full Field – error detected here flag. | R | 0 | | | | AP_UES_IN | 4 | EDH Active Picture – unknown error status flag. | R | 0 | | 004h | EDH_FLAG_IN | AP_IDA_IN | 3 | EDH Active Picture – internal error detected already flag. | R | 0 | | 00411 | EDIT_I EAG_IN | AP_IDH_IN | 2 | EDH Active Picture – internal error detected here flag. | R | 0 | | | | AP_EDA_IN | 1 | EDH Active Picture – error detected already flag. | R | 0 | | | | AP_EDH_IN | 0 | EDH Active Picture – error detected here flag. | R | 0 | | | | RSVD | 15 | Reserved. | R | 0 | | | | ANC_UES | 14 | Ancillary data – Unknown Error<br>Status flag. | R | 1 | | | | ANC_IDA | 13 | Ancillary data – Internal error<br>Detected Already flag. | R | 0 | | | | ANC_IDH | 12 | Ancillary data – Internal error<br>Detected Here flag. | R | 0 | | | | ANC_EDA | 11 | Ancillary data – Error Detected<br>Already flag. | R | 0 | | | | ANC_EDH | 10 | Ancillary data – Error Detected<br>Here flag. | R | 0 | | | | FF_UES | 9 | EDH Full Field – Unknown Error<br>Status flag. | R | 1 | | 005h | EDH_FLAG_OUT | FF_IDA | 8 | EDH Full Field – Internal error<br>Detected Already flag. | R | 0 | | | | FF_IDH | 7 | EDH Full Field – Internal error<br>Detected Here flag. | R | 0 | | | | FF_EDA | 6 | EDH Full Field – Error Detected<br>Already flag. | R | 0 | | | | FF_EDH | 5 | EDH Full Field – Error Detected<br>Here flag. | R | 0 | | | | AP_UES | 4 | EDH Active Picture – Unknown<br>Error Status flag. | R | 1 | | | | AP_IDA | 3 | EDH Active Picture – Internal error<br>Detected Already flag. | R | 0 | | | | AP_IDH | 2 | EDH Active Picture – Internal error<br>Detected Here flag. | R | 0 | | | | AP_EDA | 1 | EDH Active Picture – Error Detected<br>Already flag. | R | 0 | | 005h | EDH_FLAG_OUT | AP_EDH | 0 | EDH Active Picture – Error Detected<br>Here flag. | R | 0 | Table 4-29: Video Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|---------------------|------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | | | FF_CRC_V | 15 | EDH Full Field CRC Validity bit. | R | 0 | | | | AP_CRC_V | 14 | EDH Active Picture CRC Validity bit. | R | 0 | | | | VD_STD_DS1 | 13-8 | Detected Video Standard for 3G<br>Level B Data Stream 1, 3G Level A,<br>HD and SD inputs. | R | 29 | | 006h | DATA_FORMAT_<br>DS1 | CDATA_FORMAT_DS1 | 7-4 | Data format as indicated in<br>Chroma channel for 3G Level B<br>Data Stream 1, HD and SD inputs;<br>Data format as indicated in Data<br>Stream 2 for 3G Level A inputs. | R | 15 | | | | YDATA_FORMAT_DS1 | 3-0 | Data format as indicated in Luma<br>channel for 3G Level B Data Stream<br>1, HD and SD inputs;<br>Data format as indicated in Data<br>Stream 1 for 3G Level A inputs. | R | 15 | | | | RSVD | 15-14 | Reserved. | R | 0 | | | | VD_STD_DS2 | 13-8 | Detected Video Standard for Data<br>Stream 2 (3G Level B only). | R | 29 | | 007h | DATA_FORMAT_<br>DS2 | CDATA_FORMAT_DS2 | 7-4 | Data Format as indicated in<br>Chroma channel for Data Stream 2<br>(3G Level B only). | R | 15 | | | | YDATA_FORMAT_DS2 | 3-0 | Data Format as indicated in Luma<br>channel for Data Stream 2 (3G<br>Level B only). | R | 15 | Table 4-29: Video Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|---------------|--------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | | | RSVD | 15 | Reserved. | RW | 0 | | 008h | h IO_CONFIG | STAT2_CONFIG | 14-10 | Configure STAT2 output pin: 00000: H Blanking when TIM_861 = 0; HSYNC when TIM_861 = 1 00001: V Blanking when TIM_861 = 0; VSYNC when TIM_861 = 1 00010: F bit when TIM_861 = 0; Data Enable (DE) when TIM_861 = 1 00011: LOCKED 00100: Y/1ANC: ANC indication (SD), Luma ANC indication (HD), Data Stream 1 ANC data indication (3G) 00101: C/2ANC: Chroma ANC indication (HD) or Data Stream 2 ANC data indication (3G) 00110: Data Error 01011: Video Error 01000: Audio Error 01001: EDH Detected 01010: Carrier Detect 01011: RATE_DET0 01100: RATE_DET1 01101 - 111111: Reserved | RW | 2 | | | | STAT1_CONFIG | 9-5 | Configure STAT1 output pin. (Refer to above for decoding) | RW | 1 | | | | STAT0_CONFIG | 4-0 | Configure STATO output pin. (Refer to above for decoding) | RW | 0 | | | | RSVD | 15 | Reserved. | RW | 0 | | | IO_CONFIG2 | STAT5_CONFIG | 14-10 | Configure STAT5 output pin. (Refer to above for decoding) | RW | 6 | | 009h | | STAT4_CONFIG | 9-5 | Configure STAT4 output pin. (Refer to above for decoding) | RW | 4 | | | | STAT3_CONFIG | 4-0 | Configure STAT3 output pin. (Refer to above for decoding) | RW | 3 | Table 4-29: Video Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | | |----------------|--------------------|-----------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---| | | | RSVD | 15-4 | Reserved. | RW | 0 | | | | | ANC_DATA_SWITCH | 3 | Switches between FIFO memories. | RW | 0 | | | | | ANC_DATA_DEL | 2 | Remove Ancillary Data from output video stream, set to Luma and Chroma blanking values. | RW | 0 | | | | | | | Extract Ancillary data from Luma and Chroma channels (HD inputs) | | | | | | | | | Extract Ancillary data from Data<br>Stream 1 and Data Stream 2 (3G<br>Level A inputs) | | | | | | | HD_ANC_Y1_C2 | 1 | Extract Ancillary data from Luma and Chroma channels of Data Stream 1 (3G Level B inputs, when ANC_EXT_SEL_DS2_DS1 = 0) | RW | 0 | | | 00Ah | ANC_CONTROL | ANC_CONTROL | | | Extract Ancillary data from Luma and Chroma channels of Data Stream 2 (3G Level B inputs, when ANC_EXT_SEL_DS2_DS1 = 1) | | | | | | HD_ANC_C2 | HD_ANC_C2 | 0 | Extract Ancillary data only from Chroma channel (HD inputs) Extract Ancillary data only from Data Stream 2 (3G Level A inputs) Extract Ancillary data only from Chroma channel of Data Stream 1 (3G Level B inputs, when ANC_EXT_SEL_DS2_DS1 = 0) | RW | 0 | | | | | | | Extract Ancillary data only from Chroma channel of Data Stream 2 (3G Level B inputs, when ANC_EXT_SEL_DS2_DS1 = 1) | | | | | | RSVD | 15-11 | Reserved. | R/W | 0 | | | 00Bh | ANC_LINE_A | ANC_LINE_A | 10-0 | Video Line to extract Ancillary data from. | R/W | 0 | | | | | RSVD | 15-11 | Reserved. | R/W | 0 | | | 00Ch | ANC_LINE_B | ANC_LINE_B | 10-0 | Second video Line to extract<br>Ancillary data from. | R/W | 0 | | | 00Dh -<br>00Eh | RSVD | RSVD | 15-0 | Reserved. | R | 0 | | | 00Fh | ANC_TYPE_1_AP<br>1 | ANC_TYPE1_DS1 | 15-0 | Programmable DID/SDID pair #1 to extract from 3G Level B Data Stream 1, 3G Level A, HD and SD input formats ([15:8] = DID, [7:0] = SDID). | R/W | 0 | | | 010h | ANC_TYPE_2_AP<br>1 | ANC_TYPE2_DS1 | 15-0 | Programmable DID/SDID pair #2 to extract from 3G Level B Data Stream 1, 3G Level A, HD and SD input formats ([15:8] = DID, [7:0] = SDID). | R/W | 0 | | Table 4-29: Video Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|--------------------------|--------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 011h | ANC_TYPE_3<br>_AP1 | ANC_TYPE3_DS1 | 15-0 | Programmable DID/SDID pair #3 to extract from 3G Level B Data Stream 1, 3G Level A, HD and SD input formats ([15:8] = DID, [7:0] = SDID). | R/W | 0 | | 012h | ANC_TYPE_4<br>_AP1 | ANC_TYPE4_DS1 | 15-0 | Programmable DID/SDID pair #4 to extract from 3G Level B Data Stream 1, 3G Level A, HD and SD input formats ([15:8] = DID, [7:0] = SDID). | R/W | 0 | | 013h | ANC_TYPE_5<br>_AP1 | ANC_TYPE5_DS1 | 15-0 | Programmable DID/SDID pair #5 to extract from 3G Level B Data Stream 1, 3G Level A, HD and SD input formats ([15:8] = DID, [7:0] = SDID). | R/W | 0 | | 014h | ANC_TYPE_1<br>_AP2 | ANC_TYPE1_DS2 | 15-0 | Programmable DID/SDID pair #1 to extract from 3G Level B Data Stream 2 ([15:8] = DID, [7:0] =SDID). | R/W | 0 | | 015h | ANC_TYPE_2<br>_AP2 | ANC_TYPE2_DS2 | 15-0 | Programmable DID/SDID pair #2 to extract from 3G Level B Data Stream 2 ([15:8] = DID, [7:0] =SDID). | R/W | 0 | | 016h | ANC_TYPE_3<br>_AP2 | ANC_TYPE3_DS2 | 15-0 | Programmable DID/SDID pair #3 to extract from 3G Level B Data Stream 2 ([15:8] = DID, [7:0] =SDID). | R/W | 0 | | 017h | ANC_TYPE_4<br>_AP2 | ANC_TYPE4_DS2 | 15-0 | Programmable DID/SDID pair #4 to extract from 3G Level B Data Stream 2 ([15:8] = DID, [7:0] =SDID). | R/W | 0 | | 018h | ANC_TYPE_5<br>_AP2 | ANC_TYPE5_DS2 | 15-0 | Programmable DID/SDID pair #5 to extract from 3G Level B Data Stream 2 ([15:8] = DID, [7:0] =SDID). | R/W | 0 | | | VIDEO FORMAT | VIDEO_FORMAT_2_DS1 | 15-8 | SMPTE ST 352 embedded packet – byte 2. | R | 0 | | 019h | VIDEO_FORMAT<br>_352_A_1 | VIDEO_FORMAT_1_DS1 | 7-0 | SMPTE ST 352 embedded packet –<br>byte 1: [7]: Version identifier [6:0]:<br>Video Payload Identifier. | R | 0 | | 04.41 | VIDEO_FORMAT | VIDEO_FORMAT_4_DS1 | 15-8 | SMPTE ST 352 embedded packet –<br>byte 4. | R | 0 | | 01Ah | _352_B_1 | VIDEO_FORMAT_3_DS1 | 7-0 | SMPTE ST 352 embedded packet –<br>byte 3. | R | 0 | | | | VIDEO_FORMAT_2_DS2 | 15-8 | SMPTE ST 352 embedded packet –<br>byte 2 (3G Data Stream 2 only). | R | 0 | | 01Bh | VIDEO_FORMAT<br>_352_A_2 | VIDEO_FORMAT_1_DS2 | 7-0 | SMPTE ST 352 embedded packet –<br>byte 1 (3G Data Stream 2 only):<br>[7]: Version identifier<br>[6:0]: Video Payload Identifier. | R | 0 | Table 4-29: Video Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|--------------------|--------------------|-------|----------------------------------------------------------------------------------------|-----|---------| | 01Ch | VIDEO_FORMAT | VIDEO_FORMAT_4_DS2 | 15-8 | SMPTE ST 352 embedded packet –<br>byte 4 (3G Data Stream 2 only). | R | 0 | | orch | _352_B_2 | VIDEO_FORMAT_3_DS2 | 7-0 | SMPTE ST 352 embedded packet –<br>byte 3 (3G Data Stream 2 only). | R | 0 | | 0106 | VIDEO_FORMAT | VIDEO_FORMAT_2_INS | 15-8 | SMPTE ST 352 packet - byte 2 to be<br>embedded after Level B to Level A<br>conversion. | R/W | 0 | | 01Dh | _352_INS_A | VIDEO_FORMAT_1_INS | 7-0 | SMPTE ST 352 packet - byte 1 to be<br>embedded after Level B to Level A<br>conversion. | R/W | 0 | | | VIDEO_FORMAT | VIDEO_FORMAT_4_INS | 15-8 | SMPTE ST 352 packet - byte 4 to be embedded after Level B to Level A conversion. | R/W | 0 | | 01Eh | _352_INS_B | VIDEO_FORMAT_3_INS | 7-0 | SMPTE ST 352 packet - byte 3 to be embedded after Level B to Level A conversion. | R/W | 0 | | 01Fh | RASTER_STRUC_<br>1 | RSVD | 15-14 | Reserved. | R | 0 | | UTFII | | WORDS_PER_ACTLINE | 13-0 | Words Per Active Line. | R | 0 | | 020h | RASTER_STRUC_<br>2 | RSVD | 15-14 | Reserved. | R | 0 | | 02011 | | WORDS_PER_LINE | 13-0 | Total Words Per Line. | R | 0 | | 021h | RASTER_STRUC_ | RSVD | 15-11 | Reserved. | R | 0 | | 02111 | 3 | LINES_PER_FRAME | 10-0 | Total Lines Per Frame. | R | 0 | | | | RATE_SEL_READBACK | 15-14 | Read back detected data rate:<br>0 = HD, | R | 0 | | | | | .5 11 | 1,3=SD,<br>2=3G | | | | | | | 42 | Specifies detected M value | Б | • | | 022h | RASTER_STRUC_ | М | 13 | 0: 1.000<br>1: 1.001 | R | 0 | | V== | 4 | | | er ppm offsets in the crystal, the 'M' bit<br>ster 06Fh can be increased to a maximu | | | | | | STD_LOCK | 12 | Video standard lock. | R | 0 | | | | INT_PROG | 11 | Interlaced or progressive. | R | 0 | | | | ACTLINE_PER_FIELD | 10-0 | Active lines per frame. | R | 0 | Table 4-29: Video Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |----------------|--------------------|---------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | | | RSVD | 15-5 | Reserved. | R | 0 | | | | V_LOCK_DS2 | 4 | Indicates that the timing signal generator is locked to vertical timing (3G Level B Data Stream 2 only). | R | 0 | | 023h | FLYWHEEL | H_LOCK_DS2 | 3 | Indicates that the timing signal generator is locked to horizontal timing (3G Level B Data Stream 2 only). | R | 0 | | 023n | _STATUS | RSVD | 2 | Reserved. | R | 0 | | | | V_LOCK_DS1 | 1 | Indicates that the timing signal generator is locked to vertical timing (3G Level B Data Stream 1, 3G Level A, HD and SD inputs). | R | 0 | | | | H_LOCK_DS1 | 0 | Indicates that the timing signal<br>generator is locked to horizontal<br>timing (3G Level B Data Stream 1,<br>3G Level A, HD and SD inputs). | R | 0 | | | RATE_SEL | RSVD | 15-3 | Reserved. | R | 0 | | | | AUTO/MAN | 2 | Detect data rate automatically (1) or program manually (0). | R/W | 1 | | 024h | | RATE_SEL_TOP | 1-0 | Programmable rate select in manual mode: 0 = HD, 1,3=SD, 2=3G | R/W | 0 | | | | RSVD | 15-7 | Reserved. | R | 0 | | 025h | TIM_861_<br>FORMAT | FORMAT_ERR | 6 | Indicates standard is not recognized for CEA 861 conversion. | R | 1 | | | | FORMAT_ID_861 | 5-0 | CEA-861 format ID of input video stream. Refer to Table 4-9. | R | 0 | | | | RSVD | 15-3 | Reserved. | R | 0 | | | | VSYNC_INVERT | 2 | Invert output VSYNC pulse. | R/W | 0 | | | | HSYNC_INVERT | 1 | Invert output HSYNC pulse. | R/W | 0 | | 026h | TIM_861_CFG | TRS_861 | 0 | Sets the timing reference outputs to DFP timing mode when set to '1'. By default, the timing reference outputs follow CEA-861 timing mode. Only valid when TIM_861 is set to '1'. | R/W | 0 | | 027h -<br>036h | RSVD | RSVD | - | Reserved. | R | 0 | Table 4-29: Video Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |------------------|---------------|------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | | | RSVD | 15-11 | Reserved. | R | 0 | | 037h ERROR_MASK_ | ERROR_MASK_1 | ERROR_MASK_1 | 10-0 | Error mask for global error vector (3G Level B Data Stream 1, 3G Level A, HD, SD): bit[0]: EAV_ERR_DS1 mask bit[1]: SAV_ERR_DS1 mask bit[2]: LNUM_ERR_DS1 mask bit[3]: YCRC_ERR_DS1 mask bit[4]: CCRC_ERR_DS1 mask bit[6]: CCS_ERR_DS1 mask bit[6]: CCS_ERR_DS1 mask bit[6]: CCS_ERR_DS1 mask bit[7]: Reserved bit[8]: AP_CRC_ERR mask bit[9]: FF_CRC_ERR mask bit[10]: VD_STD_ERR_DS1 mask | R/W | 0 | | | | RSVD | 15-7 | Reserved. | R | 0 | | 038h | ERROR_MASK_2 | ERROR_MASK_2 | 6-0 | Error mask for global error vector (3G Level B Data Stream 2 only): bit[0]: EAV_ERR_DS2 mask bit[1]: SAV_ERR_DS2 mask bit[2]: LNUM_ERR_DS2 mask bit[3]: YCRC_ERR_DS2 mask bit[4]: CCRC_ERR_DS2 mask bit[5]: YCS_ERR_DS2 mask bit[6]: CCS_ERR_DS2 mask | R/W | 0 | | | | RSVD | 15-5 | Reserved. | R | 0 | | | | SCLK_INV | 4 | Invert polarity of output serial audio clock. | R/W | 0 | | 039h | AGC_CTRL | AMCLK_INV | 3 | Invert polarity of output audio master clock. | R/W | 0 | | 033.1 | /.de_e | RSVD | 2 | Reserved. | R/W | 0 | | | | AMCLK_SEL | 1-0 | Audio Master Clock Select. 0: 128 fs 1: 256 fs 2: 512 fs | R/W | 0 | | 03Ah<br>-6Bh | RSVD | RSVD | 15-0 | Reserved. | R | 0 | | | | RSVD | 15-6 | Reserved. | R/W | 0 | | 06Ch | CLK_GEN | DEL_LINE_CLK_SEL | 5 | Choses between the in-phase (0) and quadrature (1) clocks for DDR mode. | R/W | 0 | | | | DEL_LINE_OFFSET | 4-0 | Controls the offset for the delay line. | R/W | 0 | Table 4-29: Video Core Configuration and Status Registers (Continued) | RSVD 15-6 Reserved. Drive strength adjustr DOUT[19:10] outputs output: IO_DS_CTRL_DOUT_MSB 5-4 00: 4mA; | and PCLK | 2 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|---| | DOUT[19:10] outputs output: | and PCLK | 2 | | 01: 8mA;<br>10: 10mA(1.8V), 12mA<br>11: 12mA(1.8V), 16mA | | | | 06Dh | R/W<br>(3.3V); | | | Drive strength adjustr DOUT[9:0] outputs: IO_DS_CTRL_DOUT_LSB 1-0 00: 4mA; 01: 6mA; 10: 8mA(1.8V), 10mA(1.8V), 12mA(1.8V), 12 | R/W<br>(3.3V); | 3 | | 06Eh RSVD RSVD 15-0 Reserved. | R/W | 0 | | RSVD RSVD 15-4 Reserved. | R/W | 0 | | 06Fh M_DETECTION M_DETECTION 3-0 Sets the detection tole and a set of the detection tole and the set of the set of the set of the detection tole and the set of o | lerance. R/W | 2 | | 070h RSVD RSVD 15-0 Reserved. | R/W | 0 | | RSVD RSVD 15-11 Reserved. | R/W | 0 | | Enables extra noise-in SMPTE detected lock of by forcing detection of 085h LOCK_NOISE LOCK_NOISE_IMM_INCR 10 words with the last tw having the same align locking to SMPTE. Ena | when HIGH of three TRS wo TRS words RW nment before able this only | 0 | | RSVD RSVD 9-0 Reserved. | R/W | 0 | # **4.21.2 SD Audio Core Registers** **Note:** The GS2970A only accepts write/read commands to/from the SD Audio Register Map when the audio core is locked to the incoming SD video format. **Table 4-30: SD Audio Core Configuration and Status Registers** | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|---------------|----------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------------| | | | RSVD | 15-14 | Reserved. | R/W | 0 | | | | ALL_DEL | 13 | Selects deletion of all audio data<br>and all audio control packets.<br>0: Do not delete existing audio<br>packets<br>1: Delete existing audio packets | R/W | 0 | | | | MUTE_ALL | 12 | Mute all output channels.<br>0: Normal<br>1: Muted | R/W | 0 | | | | ACS_USE_SECOND | 11 | Extract Audio Channel Status from second channel pair. | R/W | 0 | | | | CLEAR_AUDIO | 10 | Clears all audio FIFO buffers and puts them in start-up state. | R/W | 0 | | 400h | CFG_AUD | OS_SEL | 9-8 | Specifies the audio FIFO buffer size. 00: 36 samples deep, 26 sample start-up count 01: 22 samples deep, 12 sample start-up count 10: 16 samples deep, 6 sample start-up count 11: Reserved Note: The default 36-sample deep FIFO size is not supported if each | R/W | 0 0 | | | | | | audio channel must have the same sample delay. | | | | | | LSB_FIRSTD | 7 | Causes the channel 7 and 8 output<br>format to use LSB first.<br>0: MSB first<br>1: LSB first | R/W | 0 | | | | LSB_FIRSTC | 6 | Causes the channel 5 and 6 output format to use LSB first. 0: MSB first 1: LSB first | R/W | 0<br>0<br>0<br>0 | | | | LSB_FIRSTB | 5 | Causes the channel 3 and 4 output format to use LSB first. 0: MSB first 1: LSB first | R/W | 0 | | | | LSB_FIRSTA | 4 | Causes the channel 1 and 2 output<br>format to use LSB first.<br>0: MSB first<br>1: LSB first | R/W | 0 | Table 4-30: SD Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|---------------|--------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------| | | | IDB | 3-2 | Specifies the Secondary audio group to extract. 00: Audio group #1 01: Audio group #2 10: Audio group #3 11: Audio group #4 Note 1: Should IDA and IDB be set to the same value, they automatically revert to their default values. Note 2: The Mute function will remove invalid data. | R/W | 1 | | 400h | CFG_AUD | IDA | 1-0 | Specifies the Primary audio group to extract. 00: Audio group #1 01: Audio group #2 10: Audio group #3 11: Audio group #4 Note 1: Should IDA and IDB be set to the same value, they automatically revert to their default values. Note 2: The Mute function will remove invalid data. | R/W | 0 | | | | EXT_DET3_4B | 15 | Set when Secondary group channels 3 and 4 have extended data. Write '1' to clear. | ROCW | | | | | EXT_DET1_2B | 14 | Set when Secondary group channels 1 and 2 have extended data. Write '1' to clear. | ROCW | 0 | | | | EXT_DET3_4A | 13 | Set when Primary group channels 3 and 4 have extended data. Write '1' to clear. | ROCW | 0 | | 401h | DBN_ERR | EXT_DET1_2A | 12 | Set when Primary group channels 1 and 2 have extended data. Write '1' to clear. | ROCW | 0 | | 40 111 | | CTL_DBNB_ERR | 11 | Set when Secondary group control packet Data Block Number sequence is discontinuous. Write '1' to clear. | ROCW | 0 | | | | CTL_DBNA_ERR | 10 | Set when Primary group control packet Data Block Number sequence is discontinuous. Write '1' to clear. | ROCW | 0 | | | | EXT_DBNB_ERR | 9 | Set when Secondary group<br>extended data packet Data Block<br>Number sequence is discontinuous.<br>Write '1' to clear. | ROCW | 0 | **Table 4-30: SD Audio Core Configuration and Status Registers (Continued)** | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|---------------|---------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------------------| | | | EXT_DBNA_ERR | 8 | Set when Primary group extended data packet Data Block Number sequence is discontinuous. Write '1' to clear. | ROCW | 0 | | | | SAMP_DBNB_ERR | 7 | Set when Secondary group data packet Data Block Number sequence is discontinuous. Write '1' to clear. | ROCW | 0<br>0<br>0<br>0<br>0<br>0 | | | | SAMP_DBNA_ERR | 6 | Set when Primary group data packet Data Block Number sequence is discontinuous. Write '1' to clear. | ROCW | | | | | CTRB_DET | 5 | Set when Secondary group audio control packet is detected. Write '1' to clear. | ROCW | 0 | | 401h | DBN_ERR | CTRA_DET | 4 | Set when Primary group audio control packet is detected. Write '1' to clear. | ROCW | 0 | | | | ACS_DET3_4B | 3 | Secondary group audio status<br>detected for channels 3 and 4.<br>Write '1' to clear. | ROCW | 0 | | | | ACS_DET1_2B | 2 | Secondary group audio status<br>detected for channels 1 and 2.<br>Write '1' to clear. | ROCW | 0 | | | | ACS_DET3_4A | 1 | Primary group audio status<br>detected for channels 3 and 4.<br>Write '1' to clear. | ROCW | v o | | | | ACS_DET1_2A | 0 | Primary group audio status<br>detected for channels 1 and 2.<br>Write '1' to clear. | ROCW | 0 | | | | RSVD | 15-2 | Reserved. | R/W | 0 | | 402h | REGEN | ACS_APPLY | 1 | Cause channel status data in ACSR[183:0] to be transferred to the channel status replacement mechanism. The transfer does not occur until the next status boundary. | R/W | 0 | | | | ACS_REGEN | 0 | Specifies that Audio Channel<br>Status of all channels should be<br>replaced with ACSR[183:0] field.<br>0: Do not replace Channel Status<br>1: Replace Channel Status of all<br>channels | R/W | 0 | Table 4-30: SD Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|---------------|-----------------|-------|----------------------------------------------------------------------------------------------------|------|---------| | | | IDB_READBACK | 15-14 | Actual value of IDB in the hardware. | R | 1 | | | | IDA_READBACK | 13-12 | Actual value of IDA in the hardware. | R | | | | | XDPG4_DET | 11 | Set while embedded Group 4 audio extended packets are detected. | R | 0 | | | | XDPG3_DET | 10 | Set while embedded Group 3 audio extended packets are detected. | R | 0 | | | | XDPG2_DET | 9 | Set while embedded Group 2 audio extended packets are detected. | R | 0 | | | | XDPG1_DET | 8 | Set while embedded Group 1 audio extended packets are detected. | R | 0 0 0 0 | | 4021 | ALID DET | ADPG4_DET | 7 | Set while Group 4 audio data packets are detected. | R | 0 | | 403h | AUD_DET | ADPG3_DET | 6 | Set while Group 3 audio data packets are detected. | R | | | | | ADPG2_DET | 5 | Set while Group 2 audio data packets are detected. | R | | | | | ADPG1_DET | 4 | Set while Group 1 audio data packets are detected. | R | | | | | ACS_APPLY_WAITD | 3 | Set while output channels 7 and 8 are waiting for a status boundary to apply the ACSR[183:0] data. | R | | | | | ACS_APPLY_WAITC | 2 | Set while output channels 5 and 6 are waiting for a status boundary to apply the ACSR[183:0] data. | R | 0 | | | | ACS_APPLY_WAITB | 1 | Set while output channels 3 and 4 are waiting for a status boundary to apply the ACSR[183:0] data. | R | 0 | | | | ACS_APPLY_WAITA | 0 | Set while output channels 1 and 2 are waiting for a status boundary to apply the ACSR[183:0] data. | R | 0 | | | | RSVD | 15-1 | Reserved. | R/W | 0 | | 404h | CSUM_ERR_DET | CSUM_ERROR | 0 | Embedded packet checksum error detected. Cleared on write. | ROCW | 0 | | | | RSVD | 15-8 | Reserved. | R/W | 0 | | 405h | CH_MUTE | MUTE | 7-0 | Mute output channels 81 Where bits 7:0 = channel 8:1 1: Mute 0: Normal | R/W | 0 | Table 4-30: SD Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|-------------------------|----------------|------|-------------------------------------------------------|-----|---------| | 406h | | RSVD | 15-8 | Reserved. | R/W | 0 | | | | CH4_VALIDB | 7 | Secondary group channel 4 sample validity flag. | R | 0 | | | | CH3_VALIDB | 6 | Secondary group channel 3 sample validity flag. | R | 0 | | | | CH2_VALIDB | 5 | Secondary group channel 2 sample validity flag. | R | 0 | | | CH_VALID | CH1_VALIDB | 4 | Secondary group channel 1 sample validity flag. | R | 0 | | | | CH4_VALIDA | 3 | Primary group channel 4 sample validity flag. | R | 0 0 0 | | | | CH3_VALIDA | 2 | Primary group channel 3 sample validity flag. | R | | | | | CH2_VALIDA | 1 | Primary group channel 2 sample validity flag. | R | 0 | | | | CH1_VALIDA | 0 | Primary group channel 1 sample validity flag. | R | | | | | RSVD | 15 | Reserved. | R/W | 0 | | | | EN_NOT_LOCKED | 14 | Asserts interrupt when LOCKED signal is not asserted. | R/W | 0 | | | | EN_NO_VIDEO | 13 | Asserts interrupt when video format is unknown. | R/W | 0 | | | | EN_CSUM_ERROR | 12 | Asserts interrupt when checksum error is detected. | R/W | 0 | | | | EN_ACS_DET3_4B | 11 | Asserts interrupt when EN_ACS_DET3_4B flag is set. | R/W | | | | CD ALIDIO EDD | EN_ACS_DET1_2B | 10 | Asserts interrupt when EN_ACS_DET1_2B flag is set. | R/W | 0 | | 407h | SD_AUDIO_ERR<br>OR_MASK | EN_ACS_DET3_4A | 9 | Asserts interrupt when EN_ACS_DET3_4A flag is set. | R/W | 0 | | | | EN_ACS_DET1_2A | 8 | Asserts interrupt when EN_ACS_DET1_2A flag is set. | R/W | 0 | | | | EN_CTRB_DET | 7 | Asserts interrupt when EN_CTRB_DET flag is set. | R/W | 0 | | | | EN_CTRA_DET | 6 | Asserts interrupt when EN_CTRA_DET flag is set. | R/W | 0 | | | | EN_DBNB_ERR | 5 | Asserts interrupt when EN_DBNB_ERR flag is set. | R/W | 0 | | | | EN_DBNA_ERR | 4 | Asserts interrupt when EN_DBNA_ERR flag is set. | R/W | 0 | Table 4-30: SD Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|---------------|--------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------------------------| | 407h | | EN_ADPG4_DET | 3 | Asserts interrupt when the ADPG4_DET flag is set. | R/W | 0 | | | SD_AUDIO_ERR | EN_ADPG3_DET | 2 | Asserts interrupt when the ADPG3_DET flag is set. | R/W | | | | OR_MASK | EN_ADPG2_DET | 1 | Asserts interrupt when the ADPG2_DET flag is set. | R/W | | | | | EN_ADPG1_DET | 0 | Asserts interrupt when the ADPG1_DET flag is set. | R/W | 0 | | | | ASWLD | 15-14 | Output channels 7 and 8 word<br>length.<br>00: 24 bits<br>01: 20 bits<br>10: 16 bits<br>11: Automatic 20-bit or 24-bit | R/W | 3 | | | | ASWLC | 13-12 | Output channels 5 and 6 word length. (See above for decoding) | R/W | 0<br>0<br>0<br>0<br>3<br>3<br>3<br>3 | | | | ASWLB | 11-10 | Output channels 3 and 4 word length. (See above for decoding) | R/W | | | | | ASWLA | 9-8 | Output channels 1 and 2 word length. (See above for decoding) | R/W | 3 | | 408h | CFG_OUTPUT | AMD | 7-6 | Output channels 7 and 8 format selector. 00: AES/EBU audio output 01: Serial audio output: Left justified; MSB first 10: Serial audio output: Right justified; MSB first 11: I <sup>2</sup> S serial audio output | R/W | 3 | | | | AMC | 5-4 | Output channels 5 and 6 format selector. (See above for decoding). | R/W | 3 | | | | AMB | 3-2 | Output channels 3 and 4 format selector. (See above for decoding). | R/W | 3 | | | | AMA | 1-0 | Output channels 1 and 2 format selector. (See above for decoding). | R/W | 3 | Table 4-30: SD Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |----------------|---------------|----------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------------------| | 409h | | RSVD | 15-12 | Reserved. | R/W | 0 | | | OUTPUT_SEL_1 | OP4_SRC | 11-9 | Output channel 4 source selector. 000: Primary audio group channel 1 001: Primary audio group channel 2 010: Primary audio group channel 3 011: Primary audio group channel 4 100: Secondary audio group channel 1 101: Secondary audio group channel 2 110: Secondary audio group channel 3 111: Secondary audio group channel 3 111: Secondary audio group channel 4 | R/W | | | | | OP3_SRC | 8-6 | Output channel 3 source selector (Decode as above). | R/W | 2 | | | | OP2_SRC | 5-3 | Output channel 2 source selector (Decode as above). | R/W | 0<br>3<br>2<br>1<br>0<br>0 | | | | OP1_SRC | 2-0 | Output channel 1 source selector (Decode as above). | R/W | 0 | | | | RSVD | 15-12 | Reserved. | R/W | 0 | | 40Ah | OUTPUT_SEL_2 | OP8_SRC | 11-9 | Output channel 8 source selector. 000: Primary audio group channel 1 001: Primary audio group channel 2 010: Primary audio group channel 3 011: Primary audio group channel 4 100: Secondary audio group channel 1 101: Secondary audio group channel 2 110: Secondary audio group channel 3 111: Secondary audio group channel 4 | R/W | 7 | | | | OP7_SRC | 8-6 | Output channel 7 source selector (Decode as above). | R/W | 6 | | | | OP6_SRC | 5-3 | Output channel 6 source selector (Decode as above). | R/W | 2<br>1<br>0<br>0 | | | | OP5_SRC | 2-0 | Output channel 5 source selector (Decode as above). | R/W | 4 | | 40Bh -<br>41Fh | RSVD | RSVD | _ | Reserved. | _ | - | Table 4-30: SD Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|----------------------|----------|------|----------------------------------------------------------|-----|---------| | | | RSVD | 15-9 | Reserved. | R/W | 0 | | 420h | AFNA12 | AFN1_2A | 8-0 | Primary group audio frame number for channels 1 and 2. | R | 0 | | | | RSVD | 15-9 | Reserved. | R/W | 0 | | 421h | AFNA34 | AFN3_4A | 8-0 | Primary group audio frame number for channels 3 and 4. | R | 0 | | | | RSVD | 15-8 | Reserved. | R/W | 0 | | | | RATE3_4A | 7-5 | Primary group sampling frequency for channels 3 and 4 | R | 0 | | 422h | RATEA | ASX3_4A | 4 | Primary group asynchronous mode for channels 3 and 4. | R | 0 | | | | RATE1_2A | 3-1 | Primary group sampling frequency for channels 1 and 2. | R | 0 | | | | ASX1_2A | 0 | Primary group asynchronous mode for channels 1 and 2. | R | 0 | | 423h | ACT_A | RSVD | 15-4 | Reserved. | R/W | 0 | | 42311 | ACI_A | ACTA | 3-0 | Primary group active channels. | R | 0 | | | PRIM_AUD_<br>DELAY_1 | RSVD | 15-9 | Reserved. | R/W | 0 | | 424h | | DEL1A_1 | 8-1 | Primary Audio group delay data for channel 1. | R | 0 | | | | EBIT1A | 0 | Primary Audio group delay data valid flag for channel 1. | R | 0 | | | PRIM_AUD_ | RSVD | 15-9 | Reserved. | R/W | 0 | | 425h | DELAY_2 | DEL1A_2 | 8-0 | Primary Audio group delay data for channel 1. | R | 0 | | | PRIM_AUD_ | RSVD | 15-9 | Reserved. | R/W | 0 | | 426h | DELAY_3 | DEL1A_3 | 8-0 | Primary Audio group delay data for channel 1. | R | 0 | | | | RSVD | 15-9 | Reserved. | R/W | 0 | | 427h | PRIM_AUD_<br>DELAY_4 | DEL2A_4 | 8-1 | Primary Audio group delay data for channel 2. | R | 0 | | | | EBIT2A | 0 | Primary Audio group delay data valid flag for channel 2. | R | 0 | | | DDIM ALID | RSVD | 15-9 | Reserved. | R/W | 0 | | 428h | PRIM_AUD_<br>DELAY_5 | DEL2A_5 | 8-0 | Primary Audio group delay data for channel 2. | R | 0 | | | DRIM ALID | RSVD | 15-9 | Reserved. | R/W | 0 | | 429h | PRIM_AUD_<br>DELAY_6 | DEL2A_6 | 8-0 | Primary Audio group delay data for channel 2. | R | 0 | Table 4-30: SD Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|-----------------------|----------|------|----------------------------------------------------------|-----|---------| | | | RSVD | 15-9 | Reserved. | R/W | 0 | | 42Ah | PRIM_AUD_<br>DELAY 7 | DEL3A_7 | 8-1 | Primary Audio group delay data for channel 3. | R | 0 | | | | EBIT3A | 0 | Primary Audio group delay data valid flag for channel 3. | R | 0 | | | DDIM ALID | RSVD | 15-9 | Reserved. | R/W | 0 | | 42Bh | PRIM_AUD_<br>DELAY_8 | DEL3A_8 | 8-0 | Primary Audio group delay data for channel 3. | R | 0 | | | DRIM ALID | RSVD | 15-9 | Reserved. | R/W | 0 | | 42Ch | PRIM_AUD_<br>DELAY_9 | DEL3A_9 | 8-0 | Primary Audio group delay data for channel 3. | R | 0 | | | | RSVD | 15-9 | Reserved. | R/W | 0 | | 42Dh | PRIM_AUD_<br>DELAY_10 | DEL4A_10 | 8-1 | Primary Audio group delay data for channel 4. | R | 0 | | | _ | EBIT4A | 0 | Primary Audio group delay data valid flag for channel 4. | R | 0 | | | PRIM_AUD_<br>DELAY_11 | RSVD | 15-9 | Reserved. | R/W | 0 | | 42Eh | | DEL4A_11 | 8-0 | Primary Audio group delay data for channel 4. | R | 0 | | | PRIM_AUD_ | RSVD | 15-9 | Reserved. | R/W | 0 | | 42Fh | DELAY_12 | DEL4A_12 | 8-0 | Primary Audio group delay data for channel 4. | R | 0 | | | | RSVD | 15-9 | Reserved. | R/W | 0 | | 430h | AFNB12 | AFN1_2B | 8-0 | Secondary group audio frame number for channels 1 and 2. | R | 0 | | | | RSVD | 15-9 | Reserved. | R/W | 0 | | 431h | AFNB34 | AFN3_4B | 8-0 | Secondary group audio frame number for channels 3 and 4. | R | 0 | | | | RSVD | 15-8 | Reserved. | R | 0 | | | | RATE3_4B | 7-5 | Secondary group sampling frequency for channels 3 and 4. | R | 0 | | 432h | RATEB | ASX3_4B | 4 | Secondary group asynchronous mode for channels 3 and 4. | R | 0 | | | | RATE1_2B | 3-1 | Secondary group sampling frequency for channels 1 and 2. | R | 0 | | | | ASX1_2B | 0 | Secondary group asynchronous mode for channels 1 and 2. | R | 0 | | 4224 | ACT D | RSVD | 15-4 | Reserved. | R/W | 0 | | 433h | ACT_B | АСТВ | 3-0 | Secondary group active channels. | R | 0 | Table 4-30: SD Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|---------------------|----------|------|------------------------------------------------------------|-----|---------| | | | RSVD | 15-9 | Reserved. | R/W | 0 | | 434h | SEC_AUD_<br>DELAY_1 | DEL1B_1 | 8-1 | Secondary Audio group delay data for channel 1. | R | 0 | | | | EBIT1B | 0 | Secondary Audio group delay data valid flag for channel 1. | R | 0 | | | SEC ALID | RSVD | 15-9 | Reserved. | R/W | | | 435h | SEC_AUD<br>DELAY_2 | DEL1B_2 | 8-0 | Secondary Audio group delay data for channel 1. | R | 0 | | | SEC_AUD_ | RSVD | 15-9 | Reserved. | R/W | 0 | | 436h | DELAY_3 | DEL1B_3 | 8-0 | Secondary Audio group delay data for channel 1. | R | 0 | | | | RSVD | 15-9 | Reserved. | R/W | 0 | | 437h | SEC_AUD<br>DELAY_4 | DEL2B_4 | 8-1 | Secondary Audio group delay data for channel 2. | R | 0 | | | _ | EBIT2B | 0 | Secondary Audio group delay data valid flag for channel 2. | R | 0 | | | SEC AUD | RSVD | 15-9 | Reserved. | R/W | 0 | | 438h | DELAY_5 | DEL2B_5 | 8-0 | Secondary Audio group delay data for channel 2. | R | 0 | | | SEC_AUD | RSVD | 15-9 | Reserved. | R/W | 0 | | 439h | DELAY_6 | DEL2B_6 | 8-0 | Secondary Audio group delay data for channel 2. | R | 0 | | | | RSVD | 15-9 | Reserved. | R/W | 0 | | 43Ah | SEC_AUD<br>DELAY_7 | DEL3B_7 | 8-1 | Secondary Audio group delay data for channel 3. | R | 0 | | | _ | EBIT3B | 0 | Secondary Audio group delay data valid flag for channel 3. | R | 0 | | | SEC AUD | RSVD | 15-9 | Reserved. | R/W | 0 | | 43Bh | SEC_AUD<br>DELAY_8 | DEL3B_8 | 8-0 | Secondary Audio group delay data for channel 3. | R | 0 | | | SEC ALID | RSVD | 15-9 | Reserved. | R/W | 0 | | 43Ch | SEC_AUD<br>DELAY_9 | DEL3B_9 | 8-0 | Secondary Audio group delay data for channel 3. | R | 0 | | | | RSVD | 15-9 | Reserved. | R/W | 0 | | 43Dh | SEC_AUD<br>DELAY_10 | DEL4B_10 | 8-1 | Secondary Audio group delay data for channel 4. | R | 0 | | | | EBIT4B | 0 | Secondary Audio group delay data valid flag for channel 4. | R | 0 | **Table 4-30: SD Audio Core Configuration and Status Registers (Continued)** | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|------------------------|-------------|------|------------------------------------------------------------------------------------------|-----|---------| | | SEC AUD | RSVD | 15-9 | Reserved. | R/W | 0 | | 43Eh | SEC_AUD_<br>DELAY_11 | DEL4B_11 | 8-0 | Secondary Audio group delay data for channel 4. | R | 0 | | | SEC AUD | RSVD | 15-9 | Reserved. | R/W | 0 | | 43Fh | SEC_AUD_<br>DELAY_12 | DEL4B_12 | 8-0 | Secondary Audio group delay data for channel 4. | R | 0 | | 440h | ACSR1_2A_BYTE<br>0_1 | ACSR1_2A_0 | 15-0 | Bytes 0 [7:0] and 1 [15:8] of audio<br>group A channel status for<br>channels 1 and 2 | R | 0 | | 441h | ACSR1_2A_BYTE<br>2_3 | ACSR1_2A_2 | 15-0 | Bytes 2 [7:0] and 3 [15:8] of audio<br>group A channel status for<br>channels 1 and 2 | R | 0 | | 442h | ACSR1_2A_BYTE<br>4_5 | ACSR1_2A_4 | 15-0 | Bytes 4 [7:0] and 5 [15:8] of audio<br>group A channel status for<br>channels 1 and 2 | R | 0 | | 443h | ACSR1_2A_BYTE<br>6_7 | ACSR1_2A_6 | 15-0 | Bytes 6 [7:0] and 7 [15:8] of audio<br>group A channel status for<br>channels 1 and 2 | R | 0 | | 444h | ACSR1_2A_BYTE<br>8_9 | ACSR1_2A_8 | 15-0 | Bytes 8 [7:0] and 9 [15:8] of audio<br>group A channel status for<br>channels 1 and 2. | R | 0 | | 445h | ACSR1_2A_BYTE<br>10_11 | ACSR1_2A_10 | 15-0 | Bytes 10 [7:0] and 11 [15:8] of<br>audio group A channel status for<br>channels 1 and 2. | R | 0 | | 446h | ACSR1_2A_BYTE<br>12_13 | ACSR1_2A_12 | 15-0 | Bytes 12 [7:0] and 13 [15:8] of audio group A channel status for channels 1 and 2. | R | 0 | | 447h | ACSR1_2A_BYTE<br>14_15 | ACSR1_2A_14 | 15-0 | Bytes 14 [7:0] and 15 [15:8] of audio group A channel status for channels 1 and 2. | R | 0 | | 448h | ACSR1_2A_BYTE<br>16_17 | ACSR1_2A_16 | 15-0 | Bytes 16 [7:0] and 17 [15:8] of audio group A channel status for channels 1 and 2. | R | 0 | | 449h | ACSR1_2A_BYTE<br>18_19 | ACSR1_2A_18 | 15-0 | Bytes 18 [7:0] and 19 [15:8] of audio group A channel status for channels 1 and 2. | R | 0 | | 44Ah | ACSR1_2A_BYTE<br>20_21 | ACSR1_2A_20 | 15-0 | Bytes 20 [7:0] and 21 [15:8] of audio group A channel status for channels 1 and 2. | R | 0 | | 44Bh | ACRS1_2A_<br>BYTE22 | ACSR1_2A_22 | 15-0 | Bytes 22 of audio group A channel status for channels 1 and 2. | R | 0 | | 450h | ACSR3_4A<br>BYTE0_1 | ACSR3_4A_0 | 15-0 | Bytes 0 [7:0] and 1 [15:8] of audio<br>group A channel status for<br>channels 3 and 4. | R | 0 | | 451h | ACSR3_4A<br>BYTE2_3 | ACSR3_4A_2 | 15-0 | Bytes 2 [7:0] and 3 [15:8] of audio<br>group A channel status for<br>channels 3 and 4. | R | 0 | **Table 4-30: SD Audio Core Configuration and Status Registers (Continued)** | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|------------------------|-------------|------|------------------------------------------------------------------------------------------|-----|---------| | 452h | ACSR3_4A_BYTE<br>4_5 | ACSR3_4A_4 | 15-0 | Bytes 4 [7:0] and 5 [15:8] of audio group A channel status for channels 3 and 4. | R | 0 | | 453h | ACSR3_4A_BYTE<br>6_7 | ACSR3_4A_6 | 15-0 | Bytes 6 [7:0] and 7 [15:8] of audio group A channel status for channels 3 and 4. | R | 0 | | 454h | ACSR3_4A_BYTE<br>8_9 | ACSR3_4A_8 | 15-0 | Bytes 8 [7:0] and 9 [15:8] of audio group A channel status for channels 3 and 4. | R | 0 | | 455h | ACSR3_4A_BYTE<br>10_11 | ACSR3_4A_10 | 15-0 | Bytes 10 [7:0] and 11 [15:8] of audio group A channel status for channels 3 and 4. | R | 0 | | 456h | ACSR3_4A_BYTE<br>12_13 | ACSR3_4A_12 | 15-0 | Bytes 12 [7:0] and 13 [15:8] of audio group A channel status for channels 3 and 4. | R | 0 | | 457h | ACSR3_4A_BYTE<br>14_15 | ACSR3_4A_14 | 15-0 | Bytes 14 [7:0] and 15 [15:8] of audio group A channel status for channels 3 and 4. | R | 0 | | 458h | ACSR3_4A_BYTE<br>16_17 | ACSR3_4A_16 | 15-0 | Bytes 16 [7:0] and 17 [15:8] of audio group A channel status for channels 3 and 4. | R | 0 | | 459h | ACSR3_4A_BYTE<br>18_19 | ACSR3_4A_18 | 15-0 | Bytes 18 [7:0] and 19 [15:8] of audio group A channel status for channels 3 and 4. | R | 0 | | 45Ah | ACSR3_4A_BYTE<br>20_21 | ACSR3_4A_20 | 15-0 | Bytes 20 [7:0] and 21 [15:8] of<br>audio group A channel status for<br>channels 3 and 4. | R | 0 | | | 4.66D2 44 DVTE | RSVD | 15-8 | Reserved. | R/W | 0 | | 45Bh | ACSR3_4A_BYTE<br>22 | ACSR3_4A_22 | 7-0 | Bytes 22 of audio group A channel status for channels 3 and 4. | R | 0 | | 460h | ACSR1_2B_BYTE<br>0_1 | ACSR1_2B_0 | 15-0 | Bytes 0 [7:0] and 1 [15:8] of audio group B channel status for channels 1 and 2. | R | 0 | | 461h | ACSR1_2B_BYTE<br>2_3 | ACSR1_2B_2 | 15-0 | Bytes 2 [7:0] and 3 [15:8] of audio<br>group B channel status for<br>channels 1 and 2. | R | 0 | | 462h | ACSR1_2B_BYTE<br>4_5 | ACSR1_2B_4 | 15-0 | Bytes 4 [7:0] and 5 [15:8] of audio<br>group B channel status for<br>channels 1 and 2. | R | 0 | | 463h | ACSR1_2B_BYTE<br>6_7 | ACSR1_2B_6 | 15-0 | Bytes 6 [7:0] and 7 [15:8] of audio<br>group B channel status for<br>channels 1 and 2. | R | 0 | | 464h | ACSR1_2B_BYTE<br>8_9 | ACSR1_2B_8 | 15-0 | Bytes 8 [7:0] and 9 [15:8] of audio<br>group B channel status for<br>channels 1 and 2. | R | 0 | | 465h | ACSR1_2B_BYTE<br>10_11 | ACSR1_2B_10 | 15-0 | Bytes 10 [7:0] and 11 [15:8] of audio group B channel status for channels 1 and 2. | R | 0 | **Table 4-30: SD Audio Core Configuration and Status Registers (Continued)** | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|------------------------|-------------|------|----------------------------------------------------------------------------------------|-----|---------| | 466h | ACSR1_2B_BYTE<br>12_13 | ACSR1_2B_12 | 15-0 | Bytes 12 [7:0] and 13 [15:8] of audio group B channel status for channels 1 and 2. | R | 0 | | 467h | ACSR1_2B_BYTE<br>14_15 | ACSR1_2B_14 | 15-0 | Bytes 14 [7:0] and 15 [15:8] of audio group B channel status for channels 1 and 2. | R | 0 | | 468h | ACSR1_2B_BYTE<br>16_17 | ACSR1_2B_16 | 15-0 | Bytes 16 [7:0] and 17 [15:8] of audio group B channel status for channels 1 and 2. | R | 0 | | 469h | ACSR1_2B_BYTE<br>18_19 | ACSR1_2B_18 | 15-0 | Bytes 18 [7:0] and 19 [15:8] of audio group B channel status for channels 1 and 2. | R | 0 | | 46Ah | ACSR1_2B_BYTE<br>20_21 | ACSR1_2B_20 | 15-0 | Bytes 20 [7:0] and 21 [15:8] of audio group B channel status for channels 1 and 2. | R | 0 | | | ACCR1 OR BVTE | RSVD | 15-8 | Reserved. | R/W | 0 | | 46Bh | ACSR1_2B_BYTE<br>22 | ACSR1_2B_22 | 7-0 | Bytes 22 of audio group B channel status for channels 1 and 2. | R | 0 | | 470h | ACSR3_4B_BYTE<br>0_1 | ACSR3_4B_0 | 15-0 | Bytes 0 [7:0] and 1 [15:8] of audio group B channel status for channels 3 and 4. | R | 0 | | 471h | ACSR3_4B_BYTE<br>2_3 | ACSR3_4B_2 | 15-0 | Bytes 2 [7:0] and 3 [15:8] of audio<br>group B channel status for<br>channels 3 and 4. | R | 0 | | 472h | ACSR3_4B_BYTE<br>4_5 | ACSR3_4B_4 | 15-0 | Bytes 4 [7:0] and 5 [15:8] of audio<br>group B channel status for<br>channels 3 and 4. | R | 0 | | 473h | ACSR3_4B_BYTE<br>6_7 | ACSR3_4B_6 | 15-0 | Bytes 6 [7:0] and 7 [15:8] of audio<br>group B channel status for<br>channels 3 and 4. | R | 0 | | 474h | ACSR3_4B_BYTE<br>8_9 | ACSR3_4B_8 | 15-0 | Bytes 8 [7:0] and 9 [15:8] of audio<br>group B channel status for<br>channels 3 and 4. | R | 0 | | 475h | ACSR3_4B_BYTE<br>10_11 | ACSR3_4B_10 | 15-0 | Bytes 10 [7:0] and 11 [15:8] of audio group B channel status for channels 3 and 4. | R | 0 | | 476h | ACSR3_4B_BYTE<br>12_13 | ACSR3_4B_12 | 15-0 | Bytes 12 [7:0] and 13 [15:8] of audio group B channel status for channels 3 and 4. | R | 0 | | 477h | ACSR3_4B_BYTE<br>14_15 | ACSR3_4B_14 | 15-0 | Bytes 14 [7:0] and 15 [15:8] of audio group B channel status for channels 3 and 4. | R | 0 | | 478h | ACSR3_4A_BYTE<br>16_17 | ACSR3_4B_16 | 15-0 | Bytes 16 [7:0] and 17 [15:8] of audio group B channel status for channels 3 and 4. | R | 0 | | 479h | ACSR3_4A_BYTE<br>18_19 | ACSR3_4B_18 | 15-0 | Bytes 18 [7:0] and 19 [15:8] of audio group B channel status for channels 3 and 4. | R | 0 | **Table 4-30: SD Audio Core Configuration and Status Registers (Continued)** | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|------------------------|-------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 47Ah | ACSR3_4A_BYTE<br>20_21 | ACSR3_4B_20 | 15-0 | Bytes 20 [7:0] and 21 [15:8] of audio group B channel status for channels 3 and 4. | R | 0 | | 47Bh | ACSR3_4A_BYTE<br>22 | ACSR3_4B_22 | 15-0 | Bytes 22 of audio group B channel status for channels 3 and 4. | R | 0 | | 480h | ACSR_BYTE_0 | ACSR_BYTE0 | 7-0 | Audio channel status to use when ACS_REGEN is set or when adding audio channel status to non-AES/EBU audio. 8 bits per register for 23 registers. | R | 0 | | 481h | ACSR_BYTE_1 | ACSR_BYTE1 | 7-0 | - | W | 0 | | 482h | ACSR_BYTE_2 | ACSR_BYTE2 | 7-0 | _ | W | 0 | | 483h | ACSR_BYTE_3 | ACSR_BYTE3 | 7-0 | - | W | 0 | | 484h | ACSR_BYTE_4 | ACSR_BYTE4 | 7-0 | - | W | 0 | | 485h | ACSR_BYTE_5 | ACSR_BYTE5 | 7-0 | - | W | 0 | | 486h | ACSR_BYTE_6 | ACSR_BYTE6 | 7-0 | - | W | 0 | | 487h | ACSR_BYTE_7 | ACSR_BYTE7 | 7-0 | - | W | 0 | | 488h | ACSR_BYTE_8 | ACSR_BYTE8 | 7-0 | - | W | 0 | | 489h | ACSR_BYTE_9 | ACSR_BYTE9 | 7-0 | - | W | 0 | | 48Ah | ACSR_BYTE_10 | ACSR_BYTE10 | 7-0 | - | W | 0 | | 48Bh | ACSR_BYTE_11 | ACSR_BYTE11 | 7-0 | - | W | 0 | | 48Ch | ACSR_BYTE_12 | ACSR_BYTE12 | 7-0 | - | W | 0 | | 48Dh | ACSR_BYTE_13 | ACSR_BYTE13 | 7-0 | - | W | 0 | | 48Eh | ACSR_BYTE_14 | ACSR_BYTE14 | 7-0 | - | W | 0 | | 48Fh | ACSR_BYTE_15 | ACSR_BYTE15 | 7-0 | - | W | 0 | | 490h | ACSR_BYTE_16 | ACSR_BYTE16 | 7-0 | - | W | 0 | | 491h | ACSR_BYTE_17 | ACSR_BYTE17 | 7-0 | - | W | 0 | | 492h | ACSR_BYTE_18 | ACSR_BYTE18 | 7-0 | - | W | 0 | | 493h | ACSR_BYTE_19 | ACSR_BYTE19 | 7-0 | - | W | 0 | | 494h | ACSR_BYTE_20 | ACSR_BYTE20 | 7-0 | - | R/W | 0 | | 495h | ACSR_BYTE_21 | ACSR_BYTE21 | 7-0 | - | R/W | 0 | | 496h | ACSR_BYTE_22 | ACSR_BYTE22 | 7-0 | - | R/W | 0 | ### 4.21.3 HD and 3G Audio Core Registers **Note:** The GS2970A only accepts write/read commands to/from the HD/3G Audio Register Map when the audio core is locked to the incoming HD or 3G video format. Table 4-31: HD and 3G Audio Core Configuration and Status Registers | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|---------------|----------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | | | ECC_OFF | 15 | Disables ECC error correction. | R/W | 0 | | | | ALL_DEL | 14 | Selects deletion of all audio data<br>and all audio control packets<br>0: Do not delete existing audio<br>control packets<br>1: Delete existing audio control<br>packets. | R/W | 0 | | | | MUTE_ALL | 13 | Mute all output channels<br>0: Normal<br>1: Muted | R/W | 0 | | | | ACS_USE_SECOND | 12 | Extract Audio Channel Status from second channel pair. | R/W | 0 | | | CFG_AUD | ASWLB | 11-10 | Secondary group output word<br>length.<br>00: 24 bits<br>01: 20 bits<br>10: 16 bits<br>11: invalid | R/W | 3 | | 200h | | ASWLA | 9-8 | Primary group output word length.<br>00: 24 bits<br>01: 20 bits<br>10: 16 bits<br>11: invalid | R/W | 3 | | | | АМВ | 7-6 | Secondary group output format selector. 00: AES/EBU audio output 01: Serial audio output: left justified MSB first 10: Serial audio output: right justified. MSB first 11: I2S serial audio output | R/W | 3 | | | | AMA | 5-4 | Primary group output format<br>selector.<br>00: AES/EBU audio output<br>01: Serial audio output: left<br>justified MSB first<br>10: Serial audio output: right<br>justified MSB first<br>11: I2S serial audio output | R/W | 3 | Table 4-31: HD and 3G Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|---------------|-------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------| | | | IDB | 3-2 | Specifies the Secondary audio group to extract. 00: Audio group #1 01: Audio group #2 10: Audio group #3 11: Audio group #4 Note: Should IDA and IDB be set to the same value, they automatically revert to their default values. | R/W | 1 | | 200h | CFG_AUD | IDA | 1-0 | Specifies the Primary audio group to extract. 00: Audio group #1 01: Audio group #2 10: Audio group #3 11: Audio group #4 Note: Should IDA and IDB be set to the same value, they automatically revert to their default values. | R/W | 0 | | | | RSVD | 15-8 | Reserved. | R/W | 0 | | | | DBNB_ERR | 7 | Set when Secondary group audio<br>Data Block Number sequence is<br>discontinuous. | ROCW | 0 | | | | DBNA_ERR | 6 | Set when Primary group audio<br>Data Block Number sequence is<br>discontinuous. | ROCW | 0 | | | | CTRB_DET | 5 | Set when Secondary group audio control packet is detected. | ROCW | 0 | | 201h | ACS_DET | CTRA_DET | 4 | Set when Primary group audio control packet is detected. | ROCW | 0 | | | | ACS_DET3_4B | 3 | Secondary group audio status detected for channels 3 and 4. | ROCW | 0 | | | | ACS_DET1_2B | 2 | Secondary group audio status detected for channels 1 and 2. | ROCW | 0 | | | | ACS_DET3_4A | 1 | Primary group audio status detected for channels 3 and 4. | ROCW | 0 | | | | ACS_DET1_2A | 0 | Primary group audio status detected for channels 1 and 2. | ROCW | 0 | Table 4-31: HD and 3G Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Defaul | |---------|---------------|----------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------| | | | RSVD | 15-9 | Reserved. | R | 0 | | | | IDB_READBACK | 8-7 | Actual value of IDB in the hardware. | R | 1 | | | | IDA_READBACK | 6-5 | Actual value of IDA in the hardware. | R | 0 | | | | ADPG4_DET | 4 | Set while Group 4 audio data packets are detected. | R | 0 | | 202h | AUD_DET1 | ADPG3_DET | 3 | Set while Group 3 audio data packets are detected. | R | 0 | | | | ADPG2_DET | 2 | Set while Group 2 audio data packets are detected. | R | 0 | | | | ADPG1_DET | 1 | Set while Group 1 audio data packets are detected. | R | 0 | | | | ACS_APPLY_WAIT | 0 | ACS_APPLY_WAIT: Set while output channels 1 and 2 are waiting for a status boundary to apply the ACSR[183:0] data. | R | 0 | | | AUD_DET2 | RSVD | 15-2 | Reserved. | R/W | 0 | | 203h | | ECCA_ERROR | 1 | Primary group audio data packet error detected. | ROCW | 0 | | | | ECCB_ERROR | 0 | Secondary group audio data packet error detected. | ROCW | 0 | | | | RSVD | 15-2 | Reserved. | R/W | 0 | | 204h | REGEN | ACS_APPLY | 1 | Cause channel status data in ACSR[183:0] to be transferred to the channel status replacement mechanism. The transfer does not occur until the next status boundary. | R/W | 0 | | | | A 66 DE 6511 | | Specifies that Audio Channel Status of all channels should be replaced with ACSR[183:0] field. | 2001 | | | | | ACS_REGEN | 0 | 0: Do not replace Channel Status<br>1: Replace Channel Status of all<br>channels | R/W | 0 | | | | RSVD | 15 | Reserved. | R/W | 0 | | 205h | CH_MUTE | MUTEB | 7-4 | Mute Secondary output channels 41 Where bits 7:4 = channel 4:1 1: Mute 0: Normal | R/W | 0 | | | | MUTEA | 3-0 | Mute Primary output channels 41<br>Where bits 3:0 = channel 4:1<br>1: Mute<br>0: Normal | R/W | 0 | Table 4-31: HD and 3G Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|---------------|------------|------|-------------------------------------------------|-----|---------| | | | RSVD | 15-8 | Reserved. | R/W | 0 | | | | CH4_VALIDB | 7 | Secondary group channel 4 sample validity flag. | R | 0 | | | | CH3_VALIDB | 6 | Secondary group channel 3 sample validity flag. | R | 0 | | | | CH2_VALIDB | 5 | Secondary group channel 2 sample validity flag. | R | 0 | | 206h | CH_VALID | CH1_VALIDB | 4 | Secondary group channel 1 sample validity flag. | R | 0 | | | | CH4_VALIDA | 3 | Primary group channel 4 sample validity flag. | R | 0 | | | | CH3_VALIDA | 2 | Primary group channel 3 sample validity flag. | R | 0 | | | | CH2_VALIDA | 1 | Primary group channel 2 sample validity flag. | R | 0 | | | | CH1_VALIDA | 0 | Primary group channel 1 sample validity flag. | R | 0 | www.semtech.com Table 4-31: HD and 3G Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | | |---------|---------------|------------------|----------------|---------------------------------------------------------------|---------------------------------------------------|---------|---| | | | RSVD | 15 | Reserved. | R/W | 0 | | | | | EN_MISSING_PHASE | 14 | Asserts AUDIO_ERROR when chosen group's phase data is missing | R/W | 0 | | | | | | EN_ACS_DET3_4B | 13 | Asserts AUDIO_ERROR when ACS_DET3_4B flag is set. | R/W | 0 | | | | EN_ACS_DET1_2B | 12 | Asserts AUDIO_ERROR when ACS_DET1_2B flag is set. | R/W | 0 | | | | | EN_ACS_DET3_4A | 11 | Asserts AUDIO_ERROR when ACS_DET3_4A flag is set. | R/W | 0 | | | | | EN_ACS_DET1_2A | 10 | Asserts AUDIO_ERROR when ACS_DET1_2A flag is set. | R/W | 0 | | | | | EN_CTRB_DET | 9 | Asserts AUDIO_ERROR when CTRB_DET flag is set. | R/W | 0 | | | 207h | HD_AUDIO_ERR | EN_CTRA_DET | 8 | Asserts AUDIO_ERROR when CTRA_DET flag is set. | R/W | 0 | | | 20711 | OR_MASK | EN_DBNB_ERR | 7 | Asserts AUDIO_ERROR when DBNB_ERR flag is set. | R/W | 0 | | | | | EN_DBNA_ERR | 6 | Asserts AUDIO_ERROR when DBNA_ERR flag is set. | R/W | 0 | | | | | EN_ECCB_ERR | 5 | Asserts AUDIO_ERROR when ECCB_ERR flag is set. | R/W | 0 | | | | | EN_ECCA_ERR | 4 | Asserts AUDIO_ERROR when ECCA_ERR flag is set. | R/W | 0 | | | | | EN_ADPG4_DET | 3 | Asserts AUDIO_ERROR when ADPG4_DET flag is set. | R/W | 0 | | | | | EN_ADPG3_DET | 2 | Asserts AUDIO_ERROR when ADPG3_DET flag is set. | R/W | 0 | | | | | EN_ADPG2_DET | 1 | Asserts AUDIO_ERROR when ADPG2_DET flag is set. | R/W | 0 | | | | | EN_ADPG1_DET | 0 | Asserts AUDIO_ERROR when ADPG1_DET flag is set. | R/W | 0 | | Table 4-31: HD and 3G Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |---------|---------------|----------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | | | RSVD | 15-11 | Reserved. | R/W | 0 | | | | SEL_PHASE_SRC | 10 | Selects between the Primary and Secondary embedded phase info. | R/W | 0 | | | | LSB_FIRSTB | 9 | Causes the Secondary group serial output formats to use LSB first. | R/W | 0 | | | | LSB_FIRSTA | 8 | Causes the Primary group serial output formats to use LSB first. | R/W | 0 | | | | FORCE_M | 7 | Disables M value detection and forces M value to that specified by FORCE_MEQ1001. | R/W | 0 | | | | FORCE_MEQ1001 | 6 | Specifies M value when FORCE_M is set. 1: M= 1.001 0: M = 1.000 | R/W | 0 | | 208h | CFG_AUD_2 | IGNORE_PHASE | 5 | Causes the Demultiplexer to ignore the embedded clock info in both the Primary and Secondary group audio data packets. Clock is generated based on the video format and M value. | R/W | 0 | | | | FORCE_ACLK128 | 4 | Causes the core to ignore embedded clock info and derive phase information from ACLK128. | R/W | 0 | | | | EN_NOT_LOCKED | 3 | Asserts interrupt when locked is not asserted. | R/W | 0 | | | | EN_NO_VIDEO | 2 | Asserts interrupt when the video format is unknown. | R/W | 0 | | | | EN_NO_PHASEB | 1 | Asserts AUDIO_ERROR when NO_PHASEB_DATA is set. | R/W | 0 | | | | EN_NO_PHASEA | 0 | Asserts AUDIO_ERROR when NO_PHASEA_DATA is set. | R/W | 0 | | | | RSVD | 15-3 | Reserved. | R/W | 0 | | | | MISSING_PHASE | 2 | Embedded phase info for chosen group missing or incorrect. | R | 0 | | 209h | CFG_AUD_3 | NO_PHASEB_DATA | 1 | Secondary group has invalid embedded clock information. | R | 0 | | | | NO_PHASEA_DATA | 0 | Primary group has invalid embedded clock information. | R | 0 | Table 4-31: HD and 3G Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |----------------|---------------|----------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | | | RSVD | 15-12 | Reserved. | R | 0 | | 20Ah | OUTPUT_SEL_1 | OP4_SRC | 11-9 | Output channel 4 source selector. 000: Primary audio group channel 1 001: Primary audio group channel 2 010: Primary audio group channel 3 011: Primary audio group channel 4 100: Secondary audio group channel 1 101: Secondary audio group channel 2 110: Secondary audio group channel 3 111: Secondary audio group channel 3 | R/W | 3 | | | | OP3_SRC | 8-6 | Output channel 3 source selector (Decode as above). | R/W | 2 | | | | OP2_SRC | 5-3 | Output channel 2 source selector (Decode as above). | R/W | 1 | | | | OP1_SRC | 2-0 | Output channel 1 source selector (Decode as above). | R/W | 0 | | | | RSVD | 15-12 | Reserved. | R/W | 0 | | 20Bh | OUTPUT_SEL_2 | OP8_SRC | 11-9 | Output channel 8 source selector. 000: Primary audio group channel 1 001: Primary audio group channel 2 010: Primary audio group channel 3 011: Primary audio group channel 4 100: Secondary audio group channel 1 101: Secondary audio group channel 2 110: Secondary audio group channel 3 111: Secondary audio group channel 4 | R/W | 7 | | | | OP7_SRC | 8-6 | Output channel 7 source selector (Decode as above). | R/W | 6 | | | | OP6_SRC | 5-3 | Output channel 6 source selector (Decode as above). | R/W | 5 | | | | OP5_SRC | 2-0 | Output channel 5 source selector (Decode as above). | R/W | 4 | | 20Ch -<br>21Fh | RSVD | RSVD | _ | Reserved. | - | - | | | | RSVD | 15-9 | Reserved. | R/W | 0 | | 220h | AFNA | AFNA | 8-0 | Primary group audio frame number. | R | 0 | Table 4-31: HD and 3G Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |----------------|----------------------|-----------|------|-----------------------------------------------------------------|-----|---------| | | | RSVD | 15-4 | Reserved. | R/W | 0 | | 221h | RATEA | RATEA | 3-1 | Primary group sampling frequency for channels 1 and 2. | R | 0 | | | | ASXA | 0 | Primary group asynchronous mode for channels 1 and 2. | R | 0 | | 222h | АСТА | RSVD | 15-4 | Reserved. | R/W | 0 | | 22211 | ACIA | ACTA | 3-0 | Primary group active channels. | R | 0 | | | | RSVD | 15-9 | Reserved. | R/W | 0 | | 223h | PRIM_AUD<br>_DELAY_1 | DEL1_2A_1 | 8-1 | Primary Audio group delay data for channels 1 and 2 [7:0]. | R | 0 | | | | EBIT1_2A | 0 | Primary Audio group delay data valid flag for channels 1 and 2. | R | 0 | | | DDIM ALID | RSVD | 15-9 | Reserved. | R/W | 0 | | 224h | PRIM_AUD<br>_DELAY_2 | DEL1_2A_2 | 8-0 | Primary Audio group delay data for channels 1 and 2 [16:8]. | R | 0 | | 225h | PRIM_AUD<br>_DELAY_3 | RSVD | 15-9 | Reserved. | R/W | 0 | | | | DEL1_2A_3 | 8-0 | Primary Audio group delay data for channels 1 and 2 [25:17]. | R | 0 | | | PRIM_AUD<br>_DELAY_4 | RSVD | 15-9 | Reserved. | R/W | 0 | | 226h | | DEL3_4A_4 | 8-1 | Primary Audio group delay data for channels 3 and 4 [7:0]. | R | 0 | | | | EBIT3_4A | 0 | Primary Audio group delay data valid flag for channels 3 and 4. | R | 0 | | | PRIM AUD | RSVD | 15-9 | Reserved. | R/W | 0 | | 227h | _DELAY_5 | DEL3_4A_5 | 8-0 | Primary Audio group delay data for channels 3 and 4 [16:8]. | R | 0 | | | DDIM ALID | RSVD | 15-9 | Reserved. | R/W | 0 | | 228h | PRIM_AUD<br>_DELAY_6 | DEL3_4A_6 | 8-0 | Primary Audio group delay data for channels 3 and 4 [25:17]. | R | 0 | | 229h -<br>22Fh | RSVD | RSVD | - | Reserved. | R/W | 0 | | | | RSVD | 15-9 | Reserved. | R/W | 0 | | 230h | AFNB | AFNB | 8-0 | Secondary group audio frame number. | R | 0 | | | | RSVD | 15-4 | Reserved. | R/W | 0 | | 231h | RATEB | RATEB | 3-1 | Secondary group sampling frequency for channels 1 and 2. | R | 0 | | | | ASXB | 0 | Secondary group asynchronous mode for channels 1 and 2. | R | 0 | Table 4-31: HD and 3G Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |----------------|----------------------|------------|------|----------------------------------------------------------------------------------------|-----|---------| | 232h | АСТВ | RSVD | 15-4 | Reserved. | R/W | 0 | | 23211 | ACIB | АСТВ | 3-0 | Secondary group active channels. | R | 0 | | | | RSVD | 15-9 | Reserved. | R/W | 0 | | 233h | SEC_AUD_DELAY<br>_1 | DEL1_2B_1 | 8-1 | Secondary Audio group delay data valid flag for channels 1 and 2. | R | 0 | | | | EBIT1_2B | 0 | Secondary Audio group delay data for channels 1 and 2 [7:0]. | R | 0 | | | SEC ALID DELAY | RSVD | 15-9 | Reserved. | R/W | 0 | | 234h | SEC_AUD_DELAY<br>_2 | DEL1_2B_2 | 8-0 | Secondary Audio group delay data for channels 1 and 2 [16:8]. | R | 0 | | | SEC_AUD_DELAY | RSVD | 15-9 | Reserved. | R/W | 0 | | 235h | _3 | DEL1_2B_3 | 8-0 | Secondary Audio group delay data for channels 1 and 2 [25:17]. | R | 0 | | | | RSVD | 15-9 | Reserved. | R/W | 0 | | 236h | SEC_AUD_DELAY<br>_4 | DEL3_4B_4 | 8-1 | Secondary Audio group delay data for channels 3 and 4 [7:0]. | R | 0 | | | | EBIT3_4B | 0 | Secondary Audio group delay data valid flag for channels 3 and 4. | R | 0 | | | SEC_AUD_DELAY | RSVD | 15-9 | Reserved. | R/W | 0 | | 237h | _5 | DEL3_4B_5 | 8-0 | Secondary Audio group delay data for channels 3 and 4 [16:8]. | R | 0 | | | SEC_AUD_DELAY | RSVD | 15-9 | Reserved. | R/W | 0 | | 238h | _6 | DEL3_4B_6 | 8-0 | Secondary Audio group delay data for channels 3 and 4 [25:17]. | R | 0 | | 239h -<br>23Fh | RSVD | RSVD | _ | Reserved. | R/W | 0 | | 240h | ACSR1_2A_BYTE<br>0_1 | ACSR1_2A_0 | 15-0 | Bytes 0 [7:0] and 1 [15:8] of audio group A channel status for channels 1 and 2. | R | 0 | | 241h | ACSR1_2A_BYTE<br>2_3 | ACSR1_2A_2 | 15-0 | Bytes 2 [7:0] and 3 [15:8] of audio group A channel status for channels 1 and 2. | R | 0 | | 242h | ACSR1_2A_BYTE<br>4_5 | ACSR1_2A_4 | 15-0 | Bytes 4 [7:0] and 5 [15:8] of audio group A channel status for channels 1 and 2. | R | 0 | | 243h | ACSR1_2A_BYTE<br>6_7 | ACSR1_2A_6 | 15-0 | Bytes 6 [7:0] and 7 [15:8] of audio<br>group A channel status for<br>channels 1 and 2. | R | 0 | | 244h | ACSR1_2A_BYTE<br>8_9 | ACSR1_2A_8 | 15-0 | Bytes 8 [7:0] and 9 [15:8] of audio group A channel status for channels 1 and 2. | R | 0 | Table 4-31: HD and 3G Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |----------------|------------------------|-------------|------|------------------------------------------------------------------------------------------|-----|---------| | 245h | ACSR1_2A_BYTE<br>10_11 | ACSR1_2A_10 | 15-0 | Bytes 10 [7:0] and 11 [15:8] of audio group A channel status for channels 1 and 2. | R | 0 | | 246h | ACSR1_2A_BYTE<br>12_13 | ACSR1_2A_12 | 15-0 | Bytes 12 [7:0] and 13 [15:8] of audio group A channel status for channels 1 and 2. | R | 0 | | 247h | ACSR1_2A_BYTE<br>14_15 | ACSR1_2A_14 | 15-0 | Bytes 14 [7:0] and 15 {15:8] of audio group A channel status for channels 1 and 2. | R | 0 | | 248h | ACSR1_2A_BYTE<br>16_17 | ACSR1_2A_16 | 15-0 | Bytes 16 [7:0] and 17 [15:8] of audio group A channel status for channels 1 and 2. | R | 0 | | 249h | ACSR1_2A_BYTE<br>18_19 | ACSR1_2A_18 | 15-0 | Bytes 18 [7:0] and 19 [15:8] of audio group A channel status for channels 1 and 2. | R | 0 | | 24Ah | ACSR1_2A_BYTE<br>20_21 | ACSR1_2A_20 | 15-0 | Bytes 20 [7:0] and 21 [15:8] of audio group A channel status for channels 1 and 2. | R | 0 | | | ACSD1 2A DVTE | RSVD | 15-8 | Reserved. | R/W | 0 | | 24Bh | Bh ACSR1_2A_BYTE<br>22 | ACSR1_2A_22 | 7-0 | Bytes 22 of audio group A channel status for channels 1 and 2. | R | 0 | | 24Ch -<br>24Fh | RSVD | RSVD | 15-0 | Reserved. | R/W | 0 | | 250h | ACSR3_4A_BYTE<br>0_1 | ACSR3_4A_0 | 15-0 | Bytes 0 [7:0] and 1 [15:8] of audio group A channel status for channels 3 and 4. | R | 0 | | 251h | ACSR3_4A_BYTE<br>2_3 | ACSR3_4A_2 | 15-0 | Bytes 2 [7:0] and 3 [15:8] of audio group A channel status for channels 3 and 4. | R | 0 | | 252h | ACSR3_4A_BYTE<br>4_5 | ACSR3_4A_4 | 15-0 | Bytes 4 [7:0] and 5 [15:8] of audio group A channel status for channels 3 and 4. | R | 0 | | 253h | ACSR3_4A_BYTE<br>6_7 | ACSR3_4A_6 | 15-0 | Bytes 6 [7:0] and 7 [15:8] of audio group A channel status for channels 3 and 4. | R | 0 | | 254h | ACSR3_4A_BYTE<br>8_9 | ACSR3_4A_8 | 15-0 | Bytes 8 [7:0] and 9 [15:8] of audio group A channel status for channels 3 and 4. | R | 0 | | 255h | ACSR3_4A_BYTE<br>10_11 | ACSR3_4A_10 | 15-0 | Bytes 10 [7:0] and 11 [15:8] of audio<br>group A channel status for<br>channels 3 and 4. | R | 0 | | 256h | ACSR3_4A_BYTE<br>12_13 | ACSR3_4A_12 | 15-0 | Bytes 12 [7:0] and 13 [15:8] of audio<br>group A channel status for<br>channels 3 and 4. | R | 0 | | 257h | ACSR3_4A_BYTE<br>14_15 | ACSR3_4A_14 | 15-0 | Bytes 14 [7:0] and 15 [15:8] of audio group A channel status for channels 3 and 4. | R | 0 | Table 4-31: HD and 3G Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |----------------|------------------------|-------------|------|------------------------------------------------------------------------------------|-----|---------| | 258h | ACSR3_4A_BYTE<br>16_17 | ACSR3_4A_16 | 15-0 | Bytes 16 [7:0] and 17 [15:8] of audio group A channel status for channels 3 and 4. | R | 0 | | 259h | ACSR3_4A_BYTE<br>18_19 | ACSR3_4A_18 | 15-0 | Bytes 18 [7:0] and 19 [15:8] of audio group A channel status for channels 3 and 4. | R | 0 | | 25Ah | ACSR3_4A_BYTE<br>20_21 | ACSR3_4A_20 | 15-0 | Bytes 20 [7:0] and 21 [15:8] of audio group A channel status for channels 3 and 4. | R | 0 | | | ACSR3_4A_BYTE | RSVD | 15-8 | Reserved. | R/W | 0 | | 25Bh | 22 | ACSR3_4A_22 | 7-0 | Bytes 22 of audio group A channel status for channels 3 and 4. | R | 0 | | 25Ch -<br>25Fh | RSVD | RSVD | 15-0 | Reserved. | R/W | 0 | | 260h | ACSR1_2B_BYTE<br>0_1 | ACSR1_2B_0 | 15-0 | Bytes 0 [7:0] and 1 [15:8] of audio group B channel status for channels 1 and 2. | R | 0 | | 261h | ACSR1_2B_BYTE<br>2_3 | ACSR1_2B_2 | 15-0 | Bytes 2 [7:0] and 3 [15:8] of audio group B channel status for channels 1 and 2. | R | 0 | | 262h | ACSR1_2B_BYTE<br>4_5 | ACSR1_2B_4 | 15-0 | Bytes 4 [7:0] and 5 [15:8] of audio group B channel status for channels 1 and 2. | R | 0 | | 263h | ACSR1_2B_BYTE<br>6_7 | ACSR1_2B_6 | 15-0 | Bytes 6 [7:0] and 7 [15:8] of audio group B channel status for channels 1 and 2. | R | 0 | | 264h | ACSR1_2B_BYTE<br>8_9 | ACSR1_2B_8 | 15-0 | Bytes 8 [7:0] and 9 [15:8] of audio group B channel status for channels 1 and 2. | R | 0 | | 265h | ACSR1_2B_BYTE<br>10_11 | ACSR1_2B_10 | 15-0 | Bytes 10 [7:0] and 11 [15:8] of audio group B channel status for channels 1 and 2. | R | 0 | | 266h | ACSR1_2B_BYTE<br>12_13 | ACSR1_2B_12 | 15-0 | Bytes 12 [7:0] and 13 [15:8] of audio group B channel status for channels 1 and 2. | R | 0 | | 267h | ACSR1_2B_BYTE<br>14_15 | ACSR1_2B_14 | 15-0 | Bytes 14 [7:0] and 15 [15:8] of audio group B channel status for channels 1 and 2. | R | 0 | | 268h | ACSR1_2B_BYTE<br>16_17 | ACSR1_2B_16 | 15-0 | Bytes 16 [7:0] and 17 [15:8] of audio group B channel status for channels 1 and 2. | R | 0 | | 269h | ACSR1_2B_BYTE<br>18_19 | ACSR1_2B_18 | 15-0 | Bytes 18 [7:0] and 19 [15:8] of audio group B channel status for channels 1 and 2. | R | 0 | | 26Ah | ACSR1_2B_BYTE<br>20_21 | ACSR1_2B_20 | 15-0 | Bytes 20 [7:0] and 21 [15:8] of audio group B channel status for channels 1 and 2. | R | 0 | Table 4-31: HD and 3G Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |----------------|------------------------|-------------|------|------------------------------------------------------------------------------------------|-----|---------| | | ACCR1 OR DVTE | RSVD | 15-8 | Reserved. | R/W | 0 | | 26Bh | ACSR1_2B_BYTE<br>22 | ACSR1_2B_22 | 7-0 | Bytes 22 of audio group B channel status for channels 1 and 2. | R | 0 | | 26Ch -<br>26Fh | RSVD | RSVD | 15-0 | Reserved. | R/W | 0 | | 270h | ACSR3_4B_BYTE<br>0_1 | ACSR3_4B_0 | 15-0 | Bytes 0 [7:0] and 1 [15:8] of audio group B channel status for channels 3 and 4. | R | 0 | | 271h | ACSR3_4B_BYTE<br>2_3 | ACSR3_4B_2 | 15-0 | Bytes 2 [7:0] and 3 [15:8] of audio group B channel status for channels 3 and 4. | R | 0 | | 272h | ACSR3_4B_BYTE<br>4_5 | ACSR3_4B_4 | 15-0 | Bytes 4 [7:0] and 5 [15:8] of audio group B channel status for channels 3 and 4. | R | 0 | | 273h | ACSR3_4B_BYTE<br>6_7 | ACSR3_4B_6 | 15-0 | Bytes 6 [7:0] and 7 [15:8] of audio group B channel status for channels 3 and 4. | R | 0 | | 274h | ACSR3_4B_BYTE<br>8_9 | ACSR3_4B_8 | 15-0 | Bytes 8 [7:0] and 9 [15:8] of audio group B channel status for channels 3 and 4. | R | 0 | | 275h | ACSR3_4B_BYTE<br>10_11 | ACSR3_4B_10 | 15-0 | Bytes 10 [7:0] and 11 [15:8] of audio group B channel status for channels 3 and 4. | R | 0 | | 276h | ACSR3_4B_BYTE<br>12_13 | ACSR3_4B_12 | 15-0 | Bytes 12 [7:0] and 13 [15:8] of audio group B channel status for channels 3 and 4. | R | 0 | | 277h | ACSR3_4B_BYTE<br>14_15 | ACSR3_4B_14 | 15-0 | Bytes 14 [7:0] and 15 [15:8] of audio group B channel status for channels 3 and 4. | R | 0 | | 278h | ACSR3_4B_BYTE<br>16_17 | ACSR3_4B_16 | 15-0 | Bytes 16 [7:0] and 17 [15:8] of audio<br>group B channel status for channels<br>3 and 4. | R | 0 | | 279h | ACSR3_4B_BYTE<br>18_19 | ACSR3_4B_18 | 15-0 | Bytes 18 [7:0] and 19 [15:8] of audio group B channel status for channels 3 and 4. | R | 0 | | 27Ah | ACSR3_4B_BYTE<br>20_21 | ACSR3_4B_20 | 15-0 | Bytes 20 [7:0] and 21 [15:8] of audio group B channel status for channels 3 and 4. | R | 0 | | | ACCED 45 5V/75 | RSVD | 15-8 | Reserved. | R/W | 0 | | 27Bh | ACSR3_4B_BYTE<br>22 | ACSR3_4B_22 | 7-0 | Bytes 22 of audio group B channel status for channels 3 and 4. | R | 0 | | 27Ch -<br>27Fh | RSVD | RSVD | 15-0 | Reserved. | R/W | 0 | Table 4-31: HD and 3G Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |----------------|---------------|----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | | | RSVD | 15-8 | Reserved. | R/W | 0 | | 280h | ACSR_BYTE_0 | ACSR0 | 7-0 | Audio channel status to use when ACS_REGEN is set or when adding audio channel status to non-AES/EBU audio. 8 bits per register starting at register 280h and ending at register 296h. | W | 0 | | | | RSVD | 15-8 | Reserved. | R/W | 0 | | 281h | ACSR_BYTE_1 | ACSR1 | 7-0 | Audio channel status to use when ACS_REGEN is set or when adding audio channel status to non-AES/EBU audio. 8 bits per register starting at register 280h and ending at register 296h. | W | 0 | | | | RSVD | 15-8 | Reserved. | R/W | 0 | | 282h ACSR_BYTE | ACSR_BYTE_2 | ACSR2 | 7-0 | Audio channel status to use when ACS_REGEN is set or when adding audio channel status to non-AES/EBU audio. 8 bits per register starting at register 280h and ending at register 296h. | w | 0 | | | | RSVD | 15-8 | Reserved. | R/W | 0 | | 283h | ACSR_BYTE_3 | ACSR3 | 7-0 | Audio channel status to use when ACS_REGEN is set or when adding audio channel status to non-AES/EBU audio. 8 bits per register starting at register 280h and ending at register 296h. | w | 0 | | | | RSVD | 15-8 | Reserved. | R/W | 0 | | 284h | ACSR_BYTE_4 | ACSR4 | 7-0 | Audio channel status to use when ACS_REGEN is set or when adding audio channel status to non-AES/EBU audio. 8 bits per register starting at register 280h and ending at register 296h. | w | 0 | | | | RSVD | 15-8 | Reserved. | R/W | 0 | | 285h | ACSR_BYTE_5 | ACSR5 | 7-0 | Audio channel status to use when ACS_REGEN is set or when adding audio channel status to non-AES/EBU audio. 8 bits per register starting at register 280h and ending at register 296h. | W | 0 | | | | RSVD | 15-8 | Reserved. | R/W | 0 | | 286h | ACSR_BYTE_6 | ACSR6 | 7-0 | Audio channel status to use when ACS_REGEN is set or when adding audio channel status to non-AES/EBU audio. 8 bits per register starting at register 280h and ending at register 296h. | w | 0 | Table 4-31: HD and 3G Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |-------------|------------------|----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | | | RSVD | 15-8 | Reserved. | R/W | 0 | | 287h | 287h ACSR_BYTE_7 | ACSR7 | 7-0 | Audio channel status to use when ACS_REGEN is set or when adding audio channel status to non-AES/EBU audio. 8 bits per register starting at register 280h and ending at register 296h. | W | 0 | | | | RSVD | 15-8 | Reserved. | R/W | 0 | | 288h | 288h ACSR_BYTE_8 | ACSR8 | 7-0 | Audio channel status to use when ACS_REGEN is set or when adding audio channel status to non-AES/EBU audio. 8 bits per register starting at register 280h and ending at register 296h. | W | 0 | | | | RSVD | 15-8 | Reserved. | R/W | 0 | | 289h ACSR_B | ACSR_BYTE_9 | ACSR9 | 7-0 | Audio channel status to use when ACS_REGEN is set or when adding audio channel status to non-AES/EBU audio. 8 bits per register starting at register 280h and ending at register 296h. | w | 0 | | | ACSR_BYTE_10 | RSVD | 15-8 | Reserved. | R/W | 0 | | 28Ah | | ACSR10 | 7-0 | Audio channel status to use when ACS_REGEN is set or when adding audio channel status to non-AES/EBU audio. 8 bits per register starting at register 280h and ending at register 296h. | w | 0 | | | | RSVD | 15-8 | Reserved. | R/W | 0 | | 28Bh | ACSR_BYTE_11 | ACSR11 | 7-0 | Audio channel status to use when ACS_REGEN is set or when adding audio channel status to non-AES/EBU audio. 8 bits per register starting at register 280h and ending at register 296h. | w | 0 | | | | RSVD | 15-8 | Reserved. | R/W | 0 | | 28Ch | ACSR_BYTE_12 | ACSR12 | 7-0 | Audio channel status to use when ACS_REGEN is set or when adding audio channel status to non-AES/EBU audio. 8 bits per register starting at register 280h and ending at register 296h. | W | 0 | | | | RSVD | 15-8 | Reserved. | R/W | 0 | | 28Dh | ACSR_BYTE_13 | ACSR13 | 7-0 | Audio channel status to use when ACS_REGEN is set or when adding audio channel status to non-AES/EBU audio. 8 bits per register starting at register 280h and ending at register 296h. | w | 0 | Table 4-31: HD and 3G Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |-------------------|---------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | | | RSVD | 15-8 | Reserved. | R/W | 0 | | 28Eh ACSR_BYTE_14 | ACSR14 | 7-0 | Audio channel status to use when ACS_REGEN is set or when adding audio channel status to non-AES/EBU audio. 8 bits per register starting at register 280h and ending at register 296h. | W | 0 | | | | | RSVD | 15-8 | Reserved. | R/W | 0 | | 28Fh | ACSR_BYTE_15 | ACSR15 | 7-0 | Audio channel status to use when ACS_REGEN is set or when adding audio channel status to non-AES/EBU audio. 8 bits per register starting at register 280h and ending at register 296h. | w | 0 | | | | RSVD | 15-8 | Reserved. | R/W | 0 | | 290h ACSR_BY | ACSR_BYTE_16 | ACSR16 | 7-0 | Audio channel status to use when ACS_REGEN is set or when adding audio channel status to non-AES/EBU audio. 8 bits per register starting at register 280h and ending at register 296h. | w | 0 | | | ACSR_BYTE_17 | RSVD | 15-8 | Reserved. | R/W | 0 | | 291h | | ACSR17 | 7-0 | Audio channel status to use when ACS_REGEN is set or when adding audio channel status to non-AES/EBU audio. 8 bits per register starting at register 280h and ending at register 296h. | w | 0 | | | | RSVD | 15-8 | Reserved. | R/W | 0 | | 292h | ACSR_BYTE_18 | ACSR18 | 7-0 | Audio channel status to use when ACS_REGEN is set or when adding audio channel status to non-AES/EBU audio. 8 bits per register starting at register 280h and ending at register 296h. | w | 0 | | | | RSVD | 15-8 | Reserved. | R/W | 0 | | 293h | ACSR_BYTE_19 | ACSR19 | 7-0 | Audio channel status to use when ACS_REGEN is set or when adding audio channel status to non-AES/EBU audio. 8 bits per register starting at register 280h and ending at register 296h. | w | 0 | | | | RSVD | 15-8 | Reserved. | R/W | 0 | | 294h | ACSR_BYTE_20 | ACSR20 | 7-0 | Audio channel status to use when ACS_REGEN is set or when adding audio channel status to non-AES/EBU audio. 8 bits per register starting at register 280h and ending at register 296h. | W | 0 | Table 4-31: HD and 3G Audio Core Configuration and Status Registers (Continued) | Address | Register Name | Bit Name | Bit | Description | R/W | Default | |------------------|-------------------|----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | | | RSVD | 15-8 | Reserved. | R/W | 0 | | 295h | 295h ACSR_BYTE_21 | ACSR21 | 7-0 | Audio channel status to use when ACS_REGEN is set or when adding audio channel status to non-AES/EBU audio. 8 bits per register starting at register 280h and ending at register 296h. | W | 0 | | | | RSVD | 15-8 | Reserved. | R/W | 0 | | 296h ACSR_BYTE_2 | ACSR_BYTE_22 | ACSR22 | 7-0 | Audio channel status to use when ACS_REGEN is set or when adding audio channel status to non-AES/EBU audio. 8 bits per register starting at register 280h and ending at register 296h. | W | 0 | | 297h | RSVD | RSVD | 15-0 | Reserved. | R | 29 | **Table 4-32: ANC Extraction FIFO Access Registers** | Address | Register Name | Bit | Description | R/W | Default | |----------------|-----------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 800h -<br>BFFh | ANC_PACKET_BANK | 15-0 | Extracted Ancillary Data 91024 words.<br>Bit 15-8: Most Significant Word (MSW).<br>Bit 7-0: Least Significant Word (LSW).<br>See Section 4.18.8. | R | 0 | Legend: R = Read only ROCW = Read Only, Clear on Write R/W = Read or Write W = Write only #### **4.22 JTAG Test Operation** When the JTAG/HOST pin of the GS2970A is set HIGH, the host interface port is configured for JTAG test operation. In this mode, pins E7, F8, F7, and E8 become TDO, TCK, TMS, and TDI. In addition, the RESET\_TRST pin operates as the test reset pin. Boundary scan testing using the JTAG interface is enabled in this mode. There are two ways in which JTAG can be used: - 1. As a stand-alone JTAG interface to be used at in-circuit ATE (Automatic Test Equipment) during PCB assembly. - 2. Under control of a host processor for applications such as system power on self When the JTAG tests are applied by ATE, care must be taken to disable any other devices driving the digital I/O pins. If the tests are to be applied only at ATE, this can be accomplished with tri-state buffers used in conjunction with the JTAG/ $\overline{\text{HOST}}$ input signal. This is shown in Figure 4-53. Figure 4-53: In-Circuit JTAG Alternatively, if the test capabilities are to be used in the system, the host processor may still control the $\overline{JTAG/HOST}$ input signal, but some means for tri-stating the host must exist in order to use the interface at ATE. This is represented in Figure 4-54. Figure 4-54: System JTAG Scan coverage is limited to digital pins only. There is no scan coverage for analog pins VCO, SDO/ $\overline{\text{SDO}}$ , RSET, LF, and CP\_RES. The JTAG/HOST pin must be held LOW during scan and therefore has no scan coverage. Please contact your Semtech representative to obtain the BSDL model for the GS2970A. #### 4.23 Device Power-up Because the GS2970A is designed to operate in a multi-voltage environment, any power-up sequence is allowed. The charge pump, phase detector, core logic, serial digital output and I/O buffers can all be powered up in any order. **Note:** Power ramp-up time (10% to 90%) $\geq$ 40 $\mu$ s. #### **4.24 Device Reset** **Note:** At power-up, the device must be reset to operate correctly. In order to initialize all internal operating conditions to their default states, hold the $\overline{RESET\_TRST}$ signal LOW for a minimum of $t_{reset}$ = 1ms after all power supplies are stable. There are no requirements for power supply sequencing. When held in reset, all device outputs are driven to a high-impedance state. Figure 4-55: Reset Pulse #### 4.25 Standby Mode The STANDBY pin reduces power to a minimum by disabling all circuits except for the register configuration. Upon removal of the signal to the STANDBY pin, the device returns to its previous operating condition within 1 second, without requiring input from the host interface. **Note:** In standby mode or reset, the crystal buffer output remains enabled. This allows users to reset the GS2970A device without resetting other downstream devices that are using the same reference. This also allows users to put the GS2970A device in standby mode and still use the loop-through mode. # 5. Application Reference Design ## **5.1 Typical Application Circuit** Figure 5-1: Typical Application Circuit # 6. References & Relevant Standards **Table 6-1: SMPTE Standards References** | SMPTE ST 125 | Component video signal 4:2:2 – bit parallel interface | |--------------|-----------------------------------------------------------------------------------------------------| | SMPTE ST 259 | 10-bit 4:2:2 Component and 4fsc Composite Digital Signals - Serial Digital Interface | | SMPTE ST 260 | 1125 / 60 high definition production system – digital representation and bit parallel interface | | SMPTE ST 267 | Bit parallel digital interface – component video signal 4:2:2 16 x 9 aspect ratio | | SMPTE ST 272 | Formatting AES/EBU Audio and Auxiliary Data into Digital Video Ancillary<br>Data Space | | SMPTE ST 274 | 1920 x 1080 scanning analog and parallel digital interfaces for multiple picture rates | | SMPTE ST 291 | Ancillary Data Packet and Space Formatting | | SMPTE ST 292 | Bit-Serial Digital Interface for High-Definition Television Systems | | SMPTE ST 293 | 720 x 483 active line at 59.94Hz progressive scan production – digital representation | | SMPTE ST 296 | 1280 x 720 scanning, analog and digital representation and analog interface | | SMPTE ST 299 | 24-Bit Digital Audio Format for HDTV Bit-Serial Interface | | SMPTE ST 352 | Video Payload Identification for Digital Television Interfaces | | SMPTE ST 424 | Television - 3Gb/s Signal/Data Serial Interface | | SMPTE ST 425 | Television - 3Gb/s Signal/Data Serial Interface - Source Image Format<br>Mapping | | SMPTE RP165 | Error Detection Checkwords and Status Flags for Use in Bit-Serial Digital Interfaces for Television | | SMPTE RP168 | Definition of Vertical Interval Switching Point for Synchronous Video<br>Switching | | | | # 7. Package & Ordering Information ### 7.1 Package Dimensions | | | Symbol | Common Dimensions | |---------------------------------|-----|---------------|-------------------| | Package: | | LBGA | | | Body Size: | X | E<br>D | 11.000<br>11.000 | | Ball Pitch: | X | eE<br>eD | 1.000 | | Total Thickness: | | A | 1.700 MAX | | Mold Thickness: | м | 0.700 Ref. | | | Substrate Thickness: | S | 0.360 Ref. | | | Ball Diameter: | | 0.500 | | | Stand Off: | A1 | 0.360 ~ 0.460 | | | Ball Width: | b | 0.440 ~ 0.640 | | | Package Edge Tolerance: | aaa | 0.200 | | | Mold Flatness: | bbb | 0.350 | | | Coplanarity: | ccc | 0.200 | | | Ball Offset (package): | ddd | 0.250 | | | Ball Offset (ball): | eee | 0.100 | | | Ball Count: | n | 100 | | | Edge Ball Center to Center: X Y | | E1<br>D1 | 9.000<br>9.000 | Figure 7-1: Package Dimensions ## 7.2 Packaging Data **Table 7-1: Packaging Data** | Parameter | Value | | | |----------------------------------------------------------------------|------------------------------------------------------------------------|--|--| | Package Type | 11mm x 11mm 100-ball LBGA | | | | Package Drawing<br>Reference | JEDEC M0192 (with exceptions noted in Package Dimensions on page 146). | | | | Moisture Sensitivity Level | 3 | | | | Junction to Case Thermal Resistance, $\theta_{j-c}$ | 15.4°C/W | | | | Junction to Air Thermal Resistance, $\theta_{j-a}$ (at zero airflow) | 37.1°C/W | | | | Junction to Board Thermal Resistance, $\theta_{j-b}$ | 26.4°C/W | | | | Psi, ψ | 0.4°C/W | | | | Pb-free and RoHS<br>Compliant | Yes | | | ### 7.3 Marking Diagram Figure 7-2: GS2970A Marking Diagram #### 7.4 Solder Reflow Profiles The GS2970A is available in a Pb-free package. It is recommended that the Pb-free package be soldered with Pb-free paste using the reflow profile shown in Figure 7-3. Figure 7-3: Pb-free Solder Reflow Profile ### 7.5 Ordering Information Table 7-2: GS2970A Ordering Information | Part Number | Package | Pb-free | Temperature Range | |---------------------------------------|--------------|---------|-------------------| | GS2970AIBE3 | 100-ball BGA | Yes | -40°C to 85°C | | GS2970AIBTE3<br>(250pc tape and reel) | 100-ball BGA | Yes | -40°C to 85°C | 148 of 149 ## DOCUMENT IDENTIFICATION FINAL DATA SHEET Information relating to this product and the application or design described herein is believed to be reliable, however such information is provided as a guide only and Semtech assumes no liability for any errors in this document, or for the application or design described herein. Semtech reserves the right to make changes to the product or this document at any time without notice. #### **CAUTION** ELECTROSTATIC SENSITIVE DEVICES DO NOT OPEN PACKAGES OR HANDLE EXCEPT AT A STATIC-FREE WORKSTATION #### © Semtech 2012 All rights reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent or other industrial or intellectual property rights. Semtech assumes no responsibility or liability whatsoever for any failure or unexpected operation resulting from misuse, neglect improper installation, repair or improper handling or unusual physical or electrical stress including, but not limited to, exposure to parameters beyond the specified maximum ratings or operation outside the specified range. SEMTECH PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF SEMTECH PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE UNDERTAKEN SOLELY AT THE CUSTOMER'S OWN RISK. Should a customer purchase or use Semtech products for any such unauthorized application, the customer shall indemnify and hold Semtech and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs damages and attorney fees which could arise. Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. #### **Contact Information** Semtech Corporation Gennum Products Division 200 Flynn Road, Camarillo, CA 93012 Phone: (805) 498-2111, Fax: (805) 498-3804 www.semtech.com www.semtech.com