# **Mercury ZX5 SoC Module** # **User Manual** ## **Purpose** The purpose of this document is to present the characteristics of Mercury ZX5 SoC module to the user, and to provide the user with a comprehensive guide to understanding and using the Mercury ZX5 SoC module. ## **Summary** This document first gives an overview of the Mercury ZX5 SoC module followed by a detailed description of its features and configuration options. In addition, references to other useful documents are included. | <b>Product Information</b> | Code | Name | |----------------------------|--------|------------------------| | Product | ME-ZX5 | Mercury ZX5 SoC Module | | Document Information | Reference | Version | Date | |----------------------------|----------------|---------|------------| | Reference / Version / Date | D-0000-404-002 | 06 | 16.02.2021 | | Approval Information | Name | Position | Date | |----------------------|------|-----------------|------------| | Written by | DIUN | Design Engineer | 08.07.2016 | | Verified by | GLAC | Design Expert | 23.08.2016 | | Approved by | DIUN | Manager, BU SP | 16.02.2021 | ## **Copyright Reminder** Copyright 2021 by Enclustra GmbH, Switzerland. All rights are reserved. Unauthorized duplication of this document, in whole or in part, by any means is prohibited without the prior written permission of Enclustra GmbH, Switzerland. Although Enclustra GmbH believes that the information included in this publication is correct as of the date of publication, Enclustra GmbH reserves the right to make changes at any time without notice. All information in this document is strictly confidential and may only be published by Enclustra GmbH, Switzerland. All referenced trademarks are the property of their respective owners. ## **Document History** | Version | Date | Author | Comment | |---------|------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 06 | 16.02.2021 | DIUN | Cleaned-up product variants, added information on Mercury heatsinks, added Mercury+ ST1 to accessories section, added information on FPGA fuses and warranty, on differential I/Os, on voltage monitoring outputs, other style updates | | 05 | 25.07.2019 | DIUN | Added information on voltage monitoring, power supplies, heat sink, Linux how-to guide, other style updates | | 04 | 21.08.2018 | DIUN | Minor corrections and style updates, added new article codes | | 03 | 04.05.2017 | DIUN | Updated EEPROM map, block diagram and footprint information | | 02 | 27.12.2016 | DIUN | Added tool support information and NAND flash programming information | | 01 | 24.08.2016 | DIUN | Version 01 | # **Table of Contents** | 1 | Overview | 6 | |--------|----------------------------------------|----| | 1.1 | General | 6 | | 1.1.1 | Introduction | 6 | | 1.1.2 | Warranty | 6 | | 1.1.3 | RoHS | | | 1.1.4 | Disposal and WEEE | | | 1.1.5 | Safety Recommendations and Warnings | | | 1.1.6 | | 7 | | 1.1.7 | Electromagnetic Compatibility | | | 1.2 | Features | 7 | | 1.3 | | | | 1.4 | Accessories | | | 1.4.1 | Reference Design | | | 1.4.2 | Enclustra Build Environment | | | 1.4.3 | Enclustra Heat Sink | | | 1.4.4 | Mercury + PE1 Base Board | g | | 1.4.5 | Mercury+ ST1 Base Board | | | 1.4.5 | Xilinx Tool Support | | | 1.5 | Allinx 1001 Support | 9 | | 2 | Module Description | 10 | | 2.1 | Block Diagram | | | 2.2 | Module Configuration and Product Codes | | | 2.3 | Article Numbers and Article Codes | | | 2.4 | Top and Bottom Views | | | 2.4.1 | Top View | | | 2.4.1 | Bottom View | | | 2.4.2 | Top and Bottom Assembly Drawings | | | 2.5.1 | | | | 2.5.1 | Top Assembly Drawing | | | | Bottom Assembly Drawing | | | 2.6 | Module Footprint | | | 2.7 | Mechanical Data | | | 2.8 | Module Connector | | | 2.9 | User I/O | | | 2.9.1 | Pinout | | | 2.9.2 | I/O Pin Exceptions | | | 2.9.3 | Differential I/Os | | | 2.9.4 | I/O Banks | | | 2.9.5 | | 22 | | 2.9.6 | VCC_IO Usage | | | 2.9.7 | Signal Terminations | | | 2.9.8 | Multiplexed I/O (MIO) Pins | | | 2.9.9 | Analog Inputs | | | 2.10 | Multi-Gigabit Transceiver (MGT) | | | 2.11 | Power | | | 2.11.1 | Power Generation Overview | 26 | | 2.11.2 | Power Enable/Power Good | 27 | | 2.11.3 | Voltage Supply Inputs | 28 | | 2.11.4 | Voltage Supply Outputs | 28 | | 2.11.5 | Power Consumption | | | 2.11.6 | | 29 | | 2.11.7 | Voltage Monitoring | 29 | | 2.12 | Clock Generation | | | 2.13 | Reset | | | 2.14 | | 31 | | 2.15<br>2.15.1 | DDR3L SDRAM | | |------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------| | 2.15.2 | Signal Description | | | 2.15.3 | Termination | | | 2.15.4 | Parameters | | | 2.16 | QSPI Flash | | | 2.16.1 | QSPI Flash Type | | | 2.16.2 | Signal Description | | | 2.16.3 | Configuration | | | 2.16.4 | QSPI Flash Corruption Risk | | | 2.17 | NAND Flash | | | 2.17.1 | NAND Flash Type | | | 2.17.2 | Signal Description | | | 2.17.3 | Parameters | | | 2.18 | SD Card | | | 2.19 | Gigabit Ethernet | | | 2.19.1 | Ethernet PHY Type | | | 2.19.2 | Signal Description | | | 2.19.3 | External Connectivity | | | 2.19.4 | MDIO Address | | | 2.19.5 | PHY Configuration | | | 2.20 | USB 2.0 | | | 2.20.1 | USB PHY Type | | | 2.20.2 | Signal Description | | | 2.21 | Real-Time Clock (RTC) | | | 2.21.1 | RTC Type | | | 2.22 | Secure EEPROM | | | 2.22.1 | EEPROM Type | | | | | | | 3 | Device Configuration | 39 | | 3.1 | Configuration Signals | 39 | | 3.1<br>3.2 | Configuration Signals | 39<br>40 | | 3.1<br>3.2<br>3.3 | Configuration Signals Pull-Up During Configuration Boot Mode | 39<br>40<br>40 | | 3.1<br>3.2<br>3.3<br>3.4 | Configuration Signals | 39<br>40<br>40<br>41 | | 3.1<br>3.2<br>3.3<br>3.4<br>3.4.1 | Configuration Signals Pull-Up During Configuration Boot Mode JTAG JTAG on Module Connector | 39<br>40<br>40<br>41<br>41 | | 3.1<br>3.2<br>3.3<br>3.4<br>3.4.1<br>3.4.2 | Configuration Signals Pull-Up During Configuration Boot Mode JTAG JTAG on Module Connector External Connectivity | 39<br>40<br>40<br>41<br>41<br>41 | | 3.1<br>3.2<br>3.3<br>3.4<br>3.4.1<br>3.4.2<br>3.5 | Configuration Signals Pull-Up During Configuration Boot Mode JTAG JTAG on Module Connector External Connectivity QSPI Boot Mode | 39<br>40<br>40<br>41<br>41<br>41<br>41 | | 3.1<br>3.2<br>3.3<br>3.4<br>3.4.1<br>3.4.2<br>3.5<br>3.6 | Configuration Signals Pull-Up During Configuration Boot Mode JTAG JTAG on Module Connector External Connectivity QSPI Boot Mode SD Card Boot Mode | 39<br>40<br>40<br>41<br>41<br>41<br>41 | | 3.1<br>3.2<br>3.3<br>3.4<br>3.4.1<br>3.4.2<br>3.5<br>3.6<br>3.7 | Configuration Signals Pull-Up During Configuration Boot Mode JTAG JTAG on Module Connector External Connectivity QSPI Boot Mode SD Card Boot Mode NAND Boot Mode | 39<br>40<br>40<br>41<br>41<br>41<br>41<br>42 | | 3.1<br>3.2<br>3.3<br>3.4<br>3.4.1<br>3.4.2<br>3.5<br>3.6<br>3.7<br>3.8 | Configuration Signals Pull-Up During Configuration Boot Mode JTAG JTAG JTAG on Module Connector External Connectivity QSPI Boot Mode SD Card Boot Mode NAND Boot Mode QSPI Flash Programming via JTAG | 39<br>40<br>40<br>41<br>41<br>41<br>41<br>42<br>42 | | 3.1<br>3.2<br>3.3<br>3.4<br>3.4.1<br>3.4.2<br>3.5<br>3.6<br>3.7<br>3.8<br>3.9 | Configuration Signals Pull-Up During Configuration Boot Mode JTAG JTAG JTAG on Module Connector External Connectivity QSPI Boot Mode SD Card Boot Mode NAND Boot Mode QSPI Flash Programming via JTAG QSPI Flash Programming from an External SPI Master | 39<br>40<br>40<br>41<br>41<br>41<br>41<br>42<br>42<br>42 | | 3.1<br>3.2<br>3.3<br>3.4<br>3.4.1<br>3.4.2<br>3.5<br>3.6<br>3.7<br>3.8<br>3.9<br>3.10 | Configuration Signals Pull-Up During Configuration Boot Mode JTAG JTAG JTAG on Module Connector External Connectivity QSPI Boot Mode SD Card Boot Mode NAND Boot Mode QSPI Flash Programming via JTAG QSPI Flash Programming from an External SPI Master NAND Flash Programming | 39<br>40<br>40<br>41<br>41<br>41<br>41<br>42<br>42<br>42<br>43 | | 3.1<br>3.2<br>3.3<br>3.4<br>3.4.1<br>3.4.2<br>3.5<br>3.6<br>3.7<br>3.8<br>3.9 | Configuration Signals Pull-Up During Configuration Boot Mode JTAG JTAG JTAG on Module Connector External Connectivity QSPI Boot Mode SD Card Boot Mode NAND Boot Mode QSPI Flash Programming via JTAG QSPI Flash Programming from an External SPI Master | 39<br>40<br>40<br>41<br>41<br>41<br>41<br>42<br>42<br>42<br>43 | | 3.1<br>3.2<br>3.3<br>3.4<br>3.4.1<br>3.4.2<br>3.5<br>3.6<br>3.7<br>3.8<br>3.9<br>3.10<br>3.11 | Configuration Signals Pull-Up During Configuration Boot Mode JTAG JTAG JTAG on Module Connector External Connectivity QSPI Boot Mode SD Card Boot Mode NAND Boot Mode QSPI Flash Programming via JTAG QSPI Flash Programming from an External SPI Master NAND Flash Programming Enclustra Module Configuration Tool | 39<br>40<br>41<br>41<br>41<br>41<br>42<br>42<br>43<br>43 | | 3.1<br>3.2<br>3.3<br>3.4<br>3.4.1<br>3.4.2<br>3.5<br>3.6<br>3.7<br>3.8<br>3.9<br>3.10<br>3.11 | Configuration Signals Pull-Up During Configuration Boot Mode JTAG JTAG JTAG on Module Connector External Connectivity QSPI Boot Mode SD Card Boot Mode NAND Boot Mode QSPI Flash Programming via JTAG QSPI Flash Programming from an External SPI Master NAND Flash Programming Enclustra Module Configuration Tool | 39<br>40<br>41<br>41<br>41<br>41<br>42<br>42<br>43<br>43<br>43 | | 3.1<br>3.2<br>3.3<br>3.4<br>3.4.1<br>3.4.2<br>3.5<br>3.6<br>3.7<br>3.8<br>3.9<br>3.10<br>3.11 | Configuration Signals Pull-Up During Configuration Boot Mode JTAG JTAG JTAG on Module Connector External Connectivity QSPI Boot Mode SD Card Boot Mode NAND Boot Mode QSPI Flash Programming via JTAG QSPI Flash Programming from an External SPI Master NAND Flash Programming Enclustra Module Configuration Tool I2C Communication Overview | 39<br>40<br>40<br>41<br>41<br>41<br>42<br>42<br>42<br>43<br>43<br>43 | | 3.1<br>3.2<br>3.3<br>3.4<br>3.4.1<br>3.4.2<br>3.5<br>3.6<br>3.7<br>3.8<br>3.9<br>3.10<br>3.11<br><b>4</b><br>4.1<br>4.2 | Configuration Signals Pull-Up During Configuration Boot Mode JTAG JTAG JTAG on Module Connector External Connectivity QSPI Boot Mode SD Card Boot Mode NAND Boot Mode QSPI Flash Programming via JTAG QSPI Flash Programming from an External SPI Master NAND Flash Programming Enclustra Module Configuration Tool I2C Communication Overview Signal Description | 39<br>40<br>41<br>41<br>41<br>41<br>42<br>42<br>43<br>43<br>43<br>44<br>44 | | 3.1<br>3.2<br>3.3<br>3.4<br>3.4.1<br>3.4.2<br>3.5<br>3.6<br>3.7<br>3.8<br>3.9<br>3.10<br>3.11<br><b>4</b><br>4.1<br>4.2<br>4.3 | Configuration Signals Pull-Up During Configuration Boot Mode JTAG JTAG JTAG on Module Connector External Connectivity QSPI Boot Mode SD Card Boot Mode NAND Boot Mode QSPI Flash Programming via JTAG QSPI Flash Programming from an External SPI Master NAND Flash Programming Enclustra Module Configuration Tool I2C Communication Overview Signal Description I2C Address Map | 39<br>40<br>40<br>41<br>41<br>41<br>42<br>42<br>42<br>43<br>43<br>44<br>44<br>44 | | 3.1<br>3.2<br>3.3<br>3.4<br>3.4.1<br>3.4.2<br>3.5<br>3.6<br>3.7<br>3.8<br>3.9<br>3.10<br>3.11<br><b>4</b><br>4.1<br>4.2<br>4.3<br>4.4 | Configuration Signals Pull-Up During Configuration Boot Mode JTAG JTAG JTAG on Module Connector External Connectivity QSPI Boot Mode SD Card Boot Mode NAND Boot Mode QSPI Flash Programming via JTAG QSPI Flash Programming from an External SPI Master NAND Flash Programming Enclustra Module Configuration Tool I2C Communication Overview Signal Description I2C Address Map Secure EEPROM | 39<br>40<br>40<br>41<br>41<br>41<br>41<br>42<br>42<br>42<br>43<br>43<br>44<br>44<br>44<br>44<br>45 | | 3.1<br>3.2<br>3.3<br>3.4<br>3.4.1<br>3.4.2<br>3.5<br>3.6<br>3.7<br>3.8<br>3.9<br>3.10<br>3.11<br><b>4</b><br>4.1<br>4.2<br>4.3 | Configuration Signals Pull-Up During Configuration Boot Mode JTAG JTAG JTAG on Module Connector External Connectivity QSPI Boot Mode SD Card Boot Mode NAND Boot Mode QSPI Flash Programming via JTAG QSPI Flash Programming from an External SPI Master NAND Flash Programming Enclustra Module Configuration Tool I2C Communication Overview Signal Description I2C Address Map | 39<br>40<br>40<br>41<br>41<br>41<br>41<br>42<br>42<br>42<br>43<br>43<br>44<br>44<br>44<br>44<br>45 | | 3.1<br>3.2<br>3.3<br>3.4<br>3.4.1<br>3.4.2<br>3.5<br>3.6<br>3.7<br>3.8<br>3.9<br>3.10<br>3.11<br><b>4</b><br>4.1<br>4.2<br>4.3<br>4.4<br>4.4.1 | Configuration Signals Pull-Up During Configuration Boot Mode JTAG JTAG JTAG on Module Connector External Connectivity QSPI Boot Mode SD Card Boot Mode NAND Boot Mode QSPI Flash Programming via JTAG QSPI Flash Programming from an External SPI Master NAND Flash Programming Enclustra Module Configuration Tool 12C Communication Overview Signal Description 12C Address Map Secure EEPROM Memory Map | 39<br>40<br>41<br>41<br>41<br>41<br>42<br>42<br>43<br>43<br>44<br>44<br>44<br>45<br>45 | | 3.1<br>3.2<br>3.3<br>3.4<br>3.4.1<br>3.4.2<br>3.5<br>3.6<br>3.7<br>3.8<br>3.9<br>3.10<br>3.11<br><b>4</b><br>4.1<br>4.2<br>4.3<br>4.4<br>4.4.1 | Configuration Signals Pull-Up During Configuration Boot Mode JTAG JTAG JTAG on Module Connector External Connectivity QSPI Boot Mode SD Card Boot Mode NAND Boot Mode QSPI Flash Programming via JTAG QSPI Flash Programming from an External SPI Master NAND Flash Programming Enclustra Module Configuration Tool IZC Communication Overview Signal Description J2C Address Map Secure EEPROM Memory Map Operating Conditions | 39<br>40<br>41<br>41<br>41<br>41<br>42<br>42<br>43<br>43<br>43<br>44<br>44<br>45<br>45<br>45 | | 3.1<br>3.2<br>3.3<br>3.4<br>3.4.1<br>3.4.2<br>3.5<br>3.6<br>3.7<br>3.8<br>3.9<br>3.10<br>3.11<br><b>4</b><br>4.1<br>4.2<br>4.3<br>4.4<br>4.4.1 | Configuration Signals Pull-Up During Configuration Boot Mode JTAG JTAG JTAG on Module Connector External Connectivity QSPI Boot Mode SD Card Boot Mode SD Card Boot Mode NAND Boot Mode QSPI Flash Programming via JTAG QSPI Flash Programming from an External SPI Master NAND Flash Programming Enclustra Module Configuration Tool IZC Communication Overview Signal Description JZC Address Map Secure EEPROM Memory Map Operating Conditions Absolute Maximum Ratings | 39<br>40<br>41<br>41<br>41<br>41<br>42<br>42<br>42<br>43<br>43<br>44<br>44<br>45<br>45 | | 3.1<br>3.2<br>3.3<br>3.4<br>3.4.1<br>3.4.2<br>3.5<br>3.6<br>3.7<br>3.8<br>3.9<br>3.10<br>3.11<br><b>4</b><br>4.1<br>4.2<br>4.3<br>4.4<br>4.4.1 | Configuration Signals Pull-Up During Configuration Boot Mode JTAG JTAG JTAG on Module Connector External Connectivity QSPI Boot Mode SD Card Boot Mode NAND Boot Mode QSPI Flash Programming via JTAG QSPI Flash Programming from an External SPI Master NAND Flash Programming Enclustra Module Configuration Tool IZC Communication Overview Signal Description J2C Address Map Secure EEPROM Memory Map Operating Conditions | 39<br>40<br>41<br>41<br>41<br>41<br>42<br>42<br>42<br>43<br>43<br>44<br>44<br>45<br>45 | | 3.1<br>3.2<br>3.3<br>3.4<br>3.4.1<br>3.4.2<br>3.5<br>3.6<br>3.7<br>3.8<br>3.9<br>3.10<br>3.11<br><b>4</b><br>4.1<br>4.2<br>4.3<br>4.4<br>4.4.1 | Configuration Signals Pull-Up During Configuration Boot Mode JTAG JTAG JTAG on Module Connector External Connectivity QSPI Boot Mode SD Card Boot Mode SD Card Boot Mode NAND Boot Mode QSPI Flash Programming via JTAG QSPI Flash Programming from an External SPI Master NAND Flash Programming Enclustra Module Configuration Tool IZC Communication Overview Signal Description JZC Address Map Secure EEPROM Memory Map Operating Conditions Absolute Maximum Ratings | 39<br>40<br>41<br>41<br>41<br>41<br>42<br>42<br>42<br>43<br>43<br>44<br>44<br>45<br>45 | # 1 Overview #### 1.1 General #### 1.1.1 Introduction The Mercury ZX5 SoC module combines the Xilinx Zynq\$-7015/7030 All Programmable SoC (System-on-Chip) device with USB 2.0 On-The-Go PHY, PCle\$ Gen2 $\times$ 4, Gigabit Ethernet PHY, fast DDR3L SDRAM, NAND flash, high-speed LVDS I/O, and a real-time clock, forming a complete and powerful embedded processing system. The use of the Mercury ZX5 SoC module, in contrast to building a custom SoC hardware, significantly reduces development effort and redesign risk and improves time-to-market for the embedded system. Together with Mercury base boards, the Mercury ZX5 SoC module allows the user to quickly build a system prototype and start with application development. The Enclustra Build Environment [14] is available for the Mercury ZX5 SoC module. This build system allows the user to quickly set up and run Linux on any Enclustra SoC module. It allows the user to choose the desired target and download all the required binaries, such as bitstream and FSBL (First Stage Boot Loader). It downloads and compiles all required software, such as U-Boot, Linux, and BusyBox based root file system. ## 1.1.2 Warranty Please refer to the General Business Conditions, available on the Enclustra website [1]. #### Warning! Please note that the warranty of an Enclustra module is voided if the FPGA fuses are blown. This operation is done at own risk, as it is irreversible. Enclustra cannot test the module in case of a warranty product return. #### 1.1.3 RoHS The Mercury ZX5 SoC module is designed and produced according to the Restriction of Hazardous Substances (RoHS) Directive (2011/65/EC). #### 1.1.4 Disposal and WEEE The Mercury ZX5 SoC module must be properly disposed of at the end of its life. The Waste Electrical and Electronic Equipment (WEEE) Directive (2002/96/EC) is not applicable for the Mercury ZX5 SoC module. #### 1.1.5 Safety Recommendations and Warnings Mercury modules are not designed to be "ready for operation" for the end-user. These can only be used in combination with suitable base boards. Proper configuration of the hardware before usage is required. Ensure that the power supply is disconnected from the board before inserting or removing the Mercury ZX5 SoC module, connecting interfaces, or connecting jumpers. Touching the capacitors of the DC-DC converters can lead to voltage peaks and permanent damage; overvoltage on power or signal lines can also cause permanent damage to the module. #### Warning! It is possible to mount the Mercury ZX5 SoC module the wrong way round on the base board - always check that the mounting holes on the base board are aligned with the mounting holes of the Mercury ZX5 SoC module. The base board and module may be damaged if the module is mounted the wrong way round and powered up. ## 1.1.6 Electrostatic Discharge Electronic boards are sensitive to electrostatic discharge (ESD). Please ensure that the product is handled with care and only in an ESD-protected environment. ## 1.1.7 Electromagnetic Compatibility The Mercury ZX5 SoC module is a Class A product (as defined in IEC 61000-3-2 standard) and is not intended for use in domestic environments. The product may cause electromagnetic interference, for which appropriate measures must be taken. ## 1.2 Features - Xilinx Zyng® -7015/7030 All Programmable SoC, CLG485/SBG485 package - Dual ARM® Cortex<sup>™</sup>-A9 MPCore<sup>™</sup>with CoreSight<sup>™</sup> and NEON<sup>™</sup> extension - Xilinx Artix-7/Kintex-7 28 nm FPGA fabric - 178 user I/Os - 12 ARM peripheral I/Os (SPI, SDIO, CAN, I2C, UART) - Zynq-7015: - 146 FPGA I/Os (single-ended, differential or analog) up to 3.3 V - Zvna-7030 - 54 FPGA I/Os (single-ended, differential or analog) up to 3.3 V - 92 FPGA I/Os (single-ended, differential or analog) up to 1.8 V - 20 MGT signals (clock and data) - Zynq-7015: 4 MGTs @ 6.25 Gbit/sec and 2 reference input clock differential pairs - Zynq-7030: 4 MGTs @ 6.6 Gbit/sec and 2 reference input clock differential pairs - PCIe Gen2 ×4 (Xilinx integrated PCIe block) - 1 GB DDR3L SDRAM - 512 MB NAND flash - 64 MB quad SPI flash - Gigabit Ethernet - USB 2.0 On-The-Go (OTG) - Real-time clock - Small form factor (56 × 54 mm) - 5 to 15 V supply voltage ### 1.3 Deliverables - Mercury ZX5 SoC module - Mercury ZX5 SoC module documentation, available via download: - Mercury ZX5 SoC Module User Manual (this document) - Mercury ZX5 SoC Module Reference Design [2] - Mercury ZX5 SoC Module IO Net Length Excel Sheet [3] - Mercury ZX5 SoC Module FPGA Pinout Excel Sheet [4] - Mercury ZX5 SoC Module User Schematics (PDF) [5] - Mercury ZX5 SoC Module Known Issues and Changes [6] - Mercury ZX5 SoC Module Footprint (Altium, Eagle, Orcad and PADS) [7] - Mercury ZX5 SoC Module 3D Model (PDF) [8] - Mercury ZX5 SoC Module STEP 3D Model [9] - Mercury Mars Module Pin Connection Guidelines [10] - Mercury Master Pinout [11] - Mercury Heatsink Application Note [17] - Enclustra Build Environment [14] (Linux build environment; refer to Section 1.4.2 for details) - Enclustra Build Environment How-To Guide [15] ## 1.4 Accessories ## 1.4.1 Reference Design The Mercury ZX5 SoC module reference design features an example configuration for the Zynq-7000 SoC device, together with an example top level HDL file for the user logic. A number of software applications are available for the reference design, that show how to initialize the peripheral controllers and how to access the external devices. Pre-compiled binaries are included in the archive, so that the user can easily check that the hardware is functional. The reference design can be downloaded from Github: https://github.com/enclustra. #### 1.4.2 Enclustra Build Environment The Enclustra Build Environment (EBE) [14] enables the user to quickly set up and run Linux on any Enclustra SoC module or system board. It allows the user to choose the desired target, and download all the required binaries, such as bitstream and FSBL. It downloads and compiles all required software, such as U-Boot, Linux, and BusyBox based root file system. The Enclustra Build Environment features a graphical user interface (GUI) and a command line interface (CLI) that facilitates the automatic build flow. The Enclustra Build Environment How-To Guide [15] describes in more detail how to use the EBE to customize the provided software for the user application. The document provides information on the configuration options for U-boot, Linux kernel and Buildroot, debugging possibilities for Linux applications, customization of device trees and integration of existing or new kernel drivers. #### 1.4.3 Enclustra Heat Sink For Mercury modules an Enclustra heat sink is available for purchase along with the product. Please refer to section 2.11.6 for further information on the available cooling options. ### 1.4.4 Mercury+ PE1 Base Board - 168-pin Hirose FX10 module connectors (PE1-200: 2 connectors; PE1-300/400: 3 connectors) - System controller - Power control - System monitor (PE1-300/400) - Current sense (PE1-300/400) - Low-jitter clock generator (PE1-300/400) - microSD card holder - User EEPROM - eMMC managed NAND flash (PE1-300/400) - PCle ×4 interface - USB 3.0 device connector - USB 2.0 host connector (PE1-200: 1 connector; PE1-300/400: 4 connectors) - Micro USB 2.0 device (UART, SPI, I2C, JTAG) connector - 2 × RJ45 Gigabit Ethernet connectors - mPCle/mSATA card holder (USB only) (PE1-300/400) - SIM card holder (optional, PE1-300/400 only) - SMA clock and data in/out (optional, PE1-300/400 only) - 1 × FMC LPC connector (PE1-200) - 1 × FMC HPC connector (PE1-300) - 2 × FMC LPC connector (PE1-400) - 2 × 40-pin Anios pin header - 3 × 12-pin IO headers - 5 to 15 V DC supply voltage - USB bus power (with restrictions) Please note that the available features depend on the equipped Mercury module type and on the selected base board variant. ## 1.4.5 Mercury + ST1 Base Board - 168-pin Hirose FX10 module connectors (3 connectors) - 2 × MIPI D-PHY connectors: CSI and CSI/DSI (requires FPGA support) - Mini DisplayPort connector (requires FPGA support) - HDMI connector (requires FPGA support) - SFP+ connector - Low-jitter clock generator - USB 3.0 device connector - USB 3.0 host connector - FTDI USB 2.0 device controller with micro USB device connector (UART, SPI, I2C, JTAG) - ullet 2 imes RJ45 Gigabit Ethernet connectors - 1 × FMC HPC connector (note: not all pins are available) - 2 × 40-pin Anios pin header - 3 × 12-pin IO headers - microSD card holder - 5 to 15 V DC supply voltage - Form factor: 100 × 120 mm Please note that the available features depend on the equipped Mercury module type. # 1.5 Xilinx Tool Support The SoC devices equipped on the Mercury ZX5 SoC module are supported by the Vivado HL WebPACK Edition software, which is available free of charge. Please contact Xilinx for further information. # 2 Module Description # 2.1 Block Diagram Figure 1: Hardware Block Diagram The main component of the Mercury ZX5 SoC module is the Xilinx Zynq-7000 SoC device. Most of its I/O pins are connected to the Mercury module connector, making 158 regular user I/Os available to the user. Further, four multi-gigabit transceivers with support for PCIe Gen2 $\times$ 4 are available on the module connector. The SoC device can boot from the on-board QSPI flash, NAND flash or from an external SD card. For development purposes, a JTAG interface is connected to Mercury module connector. The available standard configurations include 512 MB NAND flash, a 64 MB quad SPI flash and 1 GB DDR3L SDRAM. Further, the module is equipped with a Gigabit Ethernet PHY and a USB 2.0 OTG PHY, making it ideal for communication applications. A real-time clock is available on the module and is connected to the global I2C bus. On-board clock generation is based on a 33.33 MHz crystal oscillator. The module's internal supply voltages are generated from a single input supply of 5 - 15 V DC. Some of these voltages are available on the Mercury module connectors to supply circuits on the base board. Two LEDs are connected to the SoC pins for status signaling. # 2.2 Module Configuration and Product Codes Table 1 describes the available standard module configurations. Custom configurations are available; please contact Enclustra for further information. | Product Code | SoC | DDR3L SDRAM | Temperature Range | |------------------|------------------|-------------|-------------------| | ME-ZX5-15-2I-D10 | XC7Z015-2CLG485I | 1024 MB | -40 to +85° C | | ME-ZX5-30-1I-D10 | XC7Z030-1SBG485I | 1024 MB | -40 to +85° C | | ME-ZX5-30-3C-D10 | XC7Z030-3SBG485E | 1024 MB | 0 to +70° C | Table 1: Standard Module Configurations The product code indicates the module type and main features. Figure 2 describes the fields within the product code. Figure 2: Product Code Fields Please note that for the first revision modules or early access modules, the product code may not respect entirely this naming convention. Please contact Enclustra for details on this aspect. ## 2.3 Article Numbers and Article Codes Every module is uniquely labeled, showing the article number and serial number. An example is presented in Figure 3. Figure 3: Module Label The correspondence between article number and article code is shown in Table 2. The article code represents the product code, followed by the revision; the R suffix and number represent the revision number. The revision changes and product known issues are described in the Mercury ZX5 SoC Module Known Issues and Changes document [6]. | Article Number | Article Code | |----------------|-----------------------| | EN100640 | ME-ZX5-15-2C-D10-R1 | | EN100641 | ME-ZX5-15-2I-D10-R1 | | EN100642 | ME-ZX5-30-1C-D10-R1 | | EN100643 | ME-ZX5-30-1I-D10-R1 | | EN100873 | ME-ZX5-30-2I-D10-R1 | | EN100981 | ME-ZX5-15-2C-D10-R2 | | EN100982 | ME-ZX5-15-2I-D10-R2 | | EN100983 | ME-ZX5-30-1C-D10-R2 | | EN100984 | ME-ZX5-30-1I-D10-R2 | | EN101173 | ME-ZX5-30-3C-D10-R2 | | EN101485 | ME-ZX5-15-2C-D10-R3 | | EN101486 | ME-ZX5-15-2I-D10-R3 | | EN101487 | ME-ZX5-30-1C-D10-R3 | | EN101488 | ME-ZX5-30-1I-D10-R3 | | EN101489 | ME-ZX5-30-3C-D10-R3 | | EN102231 | ME-ZX5-15-2C-D10-R3.2 | | EN102232 | ME-ZX5-15-2I-D10-R3.2 | | EN102233 | ME-ZX5-30-1C-D10-R3.2 | | EN102234 | ME-ZX5-30-1I-D10-R3.2 | | EN102235 | ME-ZX5-30-3C-D10-R3.2 | Table 2: Article Numbers and Article Codes # 2.4 Top and Bottom Views ## 2.4.1 Top View Figure 4: Module Top View ## 2.4.2 Bottom View Figure 5: Module Bottom View Please note that depending on the hardware revision and configuration, the module may look slightly different than shown in this document. # 2.5 Top and Bottom Assembly Drawings # 2.5.1 Top Assembly Drawing Figure 6: Module Top Assembly Drawing # 2.5.2 Bottom Assembly Drawing Figure 7: Module Bottom Assembly Drawing Please note that depending on the hardware revision and configuration, the module may look slightly different than shown in this document. # 2.6 Module Footprint Figure 8 shows the dimensions of the module footprint on the base board. Enclustra offers Mercury and Mercury+ modules of various geometries having widths of 56, 64, 65, 72 or 74 mm and having different topologies for the mounting holes. If different module types shall be fixed on the base board by screws, additional mounting holes may be required to accommodate different modules. The footprints of the module connectors for the base board design are available for different PCB design tools (Altium, PADS, Eagle, Orcad) [7] and include the required information on the module sizes and holes. The maximum component height under the module is dependent on the connector type - refer to Section 2.8 for detailed connector information. Figure 8: Module Footprint - Top View ## Warning! It is possible to mount the Mercury ZX5 SoC module the wrong way round on the base board - always check that the mounting holes on the base board are aligned with the mounting holes of the Mercury ZX5 SoC module. #### 2.7 Mechanical Data Table 3 describes the mechanical characteristics of the Mercury ZX5 SoC module. A 3D model (PDF) and a STEP 3D model are available [8], [9]. | Symbol | Value | |-------------------------|------------| | Size | 56 × 54 mm | | Component height top | 1.8 mm | | Component height bottom | 1.2 mm | | Weight | 20 g | Table 3: Mechanical Data ## 2.8 Module Connector Two Hirose FX10 168-pin 0.5 mm pitch headers with a total of 336 pins have to be integrated on the base board. Up to four M3 screws may be used to mechanically fasten the module to the base board. Do not use excessive force to tighten the screws, as this could damage the module. The pinout of the module connector is found in the Mercury Master Pinout Excel Sheet [11]. The connector is available in different packaging options and different stacking heights. Some examples are presented in Table 4. Please refer to the connector datasheet for more information. | Reference | Туре | Description | |--------------------------|--------------------|----------------------------------------------------------| | Mercury module connector | FX10A-168S-SV | Hirose FX10, 168-pin, 0.5 mm pitch | | Base board connector | FX10A-168P-SV(71) | Hirose FX10, 168-pin, 0.5 mm pitch, 4 mm stacking height | | Base board connector | FX10A-168P-SV1(71) | Hirose FX10, 168-pin, 0.5 mm pitch, 5 mm stacking height | Table 4: Module Connector Types Figure 9 indicates the pin numbering for the Mercury module connectors from the top view of the base board. The connector pins are numbered as follows: - Connector A: from J700-1 to J700-168 - Connector B: from J701-1 to J701-168 Figure 9: Pin Numbering for the Module Connector #### Warning! Do not use excessive force to latch a Mercury module into the Mercury connectors on the base board, as this could damage the module and the base board; always make sure that the module is correctly oriented before mounting it into the base board. ## 2.9 User I/O #### **2.9.1 Pinout** Information on the Mercury ZX5 SoC module pinout can be found in the Enclustra Mercury Master Pinout [11], and in the additional document Enclustra Module Pin Connection Guidelines [10]. #### Warning! Please note that the pin types on the schematics symbol of the module connector and in the Master Pinout document are for reference only. On the Mercury ZX5 SoC module it may be possible that the connected pins do not have the targeted functions (such as primary clocks, differential pins, MGT signals, etc). The naming convention for the user I/Os is: IO\_B<BANK>\_L<PAIR><\_SPECIAL\_FUNCTION>\_<PACKAGE\_PIN>\_<POLARITY>. For example, IO\_B35\_L15\_AD12\_A2\_P is located on pin A2 of I/O bank 35, pair 15, it is an XADC auxiliary analog input capable pin and it has positive polarity, when used in a differential pair. The multi-region clock capable pins are marked with "MRCC", while the single region clock capable pins are marked with "SRCC" in the signal name. For details on their function and usage, please refer to the Xilinx documentation. Table 5 includes information related to the total number of I/Os available in each I/O bank and possible limitations. | Signal Name | Signals | Pairs | Differential | Single-ended | I/O Bank | |-------------|---------|-------|--------------|--------------|----------| | IO_B13_<> | 50 | 24 | In/Out | In/Out | 13 | | IO_B34_<> | 48 | 24 | In/Out | In/Out | 34 | | IO_B35_<> | 48 | 24 | In/Out | In/Out | 35 | | Total | 146 | 72 | - | - | - | Table 5: User I/Os Please note that for the 7 Series FPGAs there are restrictions on the VCCO voltage when using LVDS I/Os; refer to Xilinx AR# 43989 for details. #### **DCI** Resistors On the Mercury ZX5 SoC modules equipped with the bigger SoC device, if the application requires internal termination (DCI - Digitally Controlled Impedance) for FPGA banks 34 and 35, the user needs to mount two resistors for each I/O bank: R301 and R302 for I/O bank 34, and R303 and R304 for I/O bank 35. If DCI is used for banks 34 and 35, besides mounting the resistors mentioned above, it is also required to remove the default connection for the pins used for DCI resistors connections. This means that the normal function of these pins will no longer be available. In order to use DCI for bank 34, the I2C level shifter on the PL side (U1600 component) must be removed, and in order to use DCI for bank 35, resistors R1600 and R402 need to be removed. If the same VCCIO voltage is used for banks 34 and 35, the user may activate DCI cascade option and mount only two of the resistors, respectively remove the default connection for only two of the pins used for DCI resistors connections. These details are important when migrating from a Mercury ZX5 SoC module equipped with a smaller SoC device to a module with a bigger SoC device, because on the XC7Z015 device this termination scheme is not supported. Figure 10 shows the DCI resistors connections and Figure 11 indicates the location of the DCI resistors on the module PCB - upper middle part on the bottom view drawing. Please contact Enclustra support for layout details for the components that need to be removed. Figure 10: DCI Resistors Figure 11: DCI Resistors - Assembly Drawing Bottom View (upper middle corner) for Revision 3 Modules ## 2.9.2 I/O Pin Exceptions The I/O pin exceptions are pins with special functions or restrictions. #### I/O Pins with Level Shifter There are four signals on the Mercury ZX5 SoC module that are routed from the FPGA banks to the module connector via level shifters - these are presented in Table 6. | I/O Name | Module Connector Pin | Description | |-----------|----------------------|-------------------------------------------------| | IO_B34_U2 | A-88 | These pins have a level shifter from VCC_IO_B34 | | IO_B34_U1 | A-90 | to VCC_CFG_MIO | | IO_B35_F1 | A-92 | These pins have a level shifter from VCC_IO_B35 | | IO_B35_F2 | A-94 | to VCC_CFG_MIO | Table 6: I/O Pin Exceptions - Level Shifters The level shifters used for the I/O pins mentioned in Table 6 are NXP NTS0102 and have open-drain outputs with built-in 10 k $\Omega$ pull-ups. The maximum achievable data rate on these pins is 50 Mbit/sec. Please note that there are limitations on the VCCO voltages when using these I/Os. The level shifter requires the VCC\_IO\_B34/VCC\_IO\_B35 (connected to the VCCA port of NTS0102) to be less or equal to VCC\_CFG\_MIO (connected to the VCCB port of NTS0102), and it requires the VCC\_CFG\_MIO voltage to be higher than 2.3 V. Refer to the NTS0102 device's datasheet for details. The level shifters on the Mercury ZX5 SoC modules revision 1 and 2 perform shifting from VCC\_CFG\_MIO to VCC\_IO\_B34/VCC\_IO\_B35; for details, please refer to the Mercury ZX5 SoC Module Known Issues and Changes document [6]. Tables 7 and 8 list the valid voltage supplies combinations for the level shifters, correlated with the revision number. | | Valid Supply Voltages Combination | | | | |--------------------|-----------------------------------|---------------------|--|--| | Module | VCC_CFG_MIO | VCC_IO_B34 | | | | ME-ZX5 - R1 and R2 | 1.8 V, 2.5 V | 2.5 V | | | | | 1.8 V, 2.5 V, 3.3 V | 3.3 V | | | | ME-ZX5 - R3 | 2.5 V | 1.8 V, 2.5 V | | | | | 3.3 V | 1.8 V, 2.5 V, 3.3 V | | | Table 7: Valid Voltage Supplies for the Level Shifter for the I/Os in Bank 34 | | Valid Supply Voltages Combination | | | |--------------------|-----------------------------------|---------------------|--| | Module | VCC_CFG_MIO | VCC_IO_B35 | | | ME-ZX5 - R1 and R2 | 1.8 V, 2.5 V | 2.5 V | | | | 1.8 V, 2.5 V, 3.3 V | 3.3 V | | | ME-ZX5 - R3 | 2.5 V | 1.8 V, 2.5 V | | | IVIE-ZAS - NS | 3.3 V | 1.8 V, 2.5 V, 3.3 V | | Table 8: Valid Voltage Supplies for the Level Shifter for the I/Os in Bank 35 #### 2.9.3 Differential I/Os When using differential pairs, a differential impedance of 100 $\Omega$ must be matched on the base board, and the two nets of a differential pair must have the same length. The information regarding the length of the signal lines from the SoC device to the module connector is available in Mercury ZX5 SoC Module IO Net Length Excel Sheet [3]. This enables the user to match the total length of the differential pairs on the base board if required by the application. #### Warning! Please note that the trace length of various signals may change between revisions of the Mercury ZX5 SoC module. Please use the information provided in the Mercury ZX5 SoC Module IO Net Length Excel Sheet [3] to check which signals are affected. The differential signals will still be routed differentially in subsequent product revisions. #### 2.9.4 I/O Banks Table 9 describes the main attributes of the Programmable Logic (PL) and Processing System (PS) I/O banks, and indicates which peripherals are connected to each I/O bank. All I/O pins within a particular I/O bank must use the same I/O (VCC\_IO) and reference (VREF) voltages. | Bank | Connectivity | VCC_IO | VREF | |--------------|-------------------------------|-----------------|-----------------------| | MGT Bank 112 | Module connector | 1.2 V | - | | Bank 0 | Configuration | User selectable | _ | | Dark 0 | Comgulation | VCC_CFG_MIO | | | Bank 13 | Module connector | User selectable | IO_B13_L6_VREF_U14_N | | Dalik 15 | Module Connector | VCC_IO_B13 | IO_B13_L19_VREF_T17_N | | Bank 34 | Module connector, I2C | User selectable | IO_B34_L6_VREF_M7_N | | Darik 54 | Module Connector, 12C | VCC_IO_B34 | IO_B34_L19_VREF_N5_N | | Bank 35 | Module connector, I2C, LEDs | User selectable | IO_B35_L6_VREF_F6_N | | Darik 33 | Woddie Cofficettof, IZC, LEDS | VCC_IO_B35 | IO_B35_L19_VREF_H3_N | | PS MIO0 | QSPI and NAND flash | User selectable | | | 1 3 101100 | QSPI and INAIND Hash | VCC_CFG_MIO | | | PS MIO1 | Ethernet PHY, USB PHY, | User selectable | 0.9 V | | 1 3 IVIIO1 | Module connector | VCC_CFG_MIO | 0.5 V | | PS DDR | DDR3L SDRAM | 1.35 V | 0.68 V | Table 9: I/O Banks ## 2.9.5 VREF Usage I/O standards referenced using VREF can be used on the Mercury module connector. The reference voltage has to be applied to all VREF pins of the respective I/O banks. If a bank is configured to use an I/O standard that does not need a reference voltage, the VREF pins of this bank on the module connector are available as user I/O pins. The VREF pins are listed in the Mercury Master Pinout Excel Sheet [11]. ## Warning! Use only VREF voltages compliant with the equipped SoC device; any other voltages may damage the equipped SoC device, as well as other devices on the Mercury ZX5 SoC module. Do not leave a VREF pin floating when the used I/O standard requires a reference voltage, as this may damage the equipped SoC device, as well as other devices on the Mercury ZX5 SoC module. ## 2.9.6 VCC\_IO Usage The VCC\_IO voltages for the I/O banks located on the module connector are configurable by applying the required voltage to the VCC\_IO\_B[x], respectively VCC\_CFG\_[x] pins. All VCC\_IO\_B[x] or VCC\_CFG\_[x] pins of the same bank must be connected to the same voltage. For compatibility with other Enclustra Mercury modules, it is recommended to use a single I/O voltage per module connector. On the Mercury ZX5 SoC module equipped with the XC7Z030 SoC device the high performance (HP) I/O banks 34 and 35 are protected against too high supply voltages. If a voltage higher than 2.2 V is applied to the corresponding supply inputs on the module connector, the supply pins of the SoC device are disconnected, and the device is held in reset. | Signal Name | SoC Pins | Supported | Supported | Connector | Connector | |-------------|-----------|-------------------------------------------|----------------------------|-----------|-------------| | | | Voltages | Voltages | A Pins | B Pins | | | | XC7Z015 | XC7Z030 | | | | | VCCO_0 | 1.8 V <sup>1, 2</sup> , | 1.8 V <sup>1, 2</sup> , | | | | VCC_CFG_MIO | VCCO_MIO0 | 2.5 V - 3.3 V <sup>3</sup> | 2.5 V - 3.3 V <sup>3</sup> | 74, 77 | - | | | VCCO_MIO1 | ±5% | ±5% | | | | VCC_IO_B13 | VCCO_13 | 1.2 V - 3.3 V ±5% | 1.2 V - 3.3 V ±5% | 38, 41 | - | | VCC_IO_B34 | VCCO_34 | 1.8 V <sup>4</sup> - 3.3 V ±5% | 1.8 V <sup>4</sup> ±5% | - | 67, 95, 143 | | VCC_IO_B35 | VCCO_35 | $1.8 \text{ V}^5 - 3.3 \text{ V} \pm 5\%$ | 1.8 V <sup>5</sup> ±5% | - | 64, 88, 140 | Table 10: VCC\_IO Pins Note that the CFGBVS\_0 pin is set automatically to GND (if VCC\_CFG\_MIO is less than or equal to 1.8 V) or to VCCO (if VCC\_CFG\_MIO is 2.5 V or 3.3 V). #### Warning! Use only VCC\_IO voltages compliant with the equipped SoC device; any other voltages may damage the equipped SoC device, as well as other devices on the Mercury ZX5 SoC module. Do not leave a VCC\_IO pin floating, as this may damage the equipped SoC device, as well as other devices on the Mercury ZX5 SoC module. #### Warning! Do not power the VCC\_IO pins when PWR\_GOOD and PWR\_EN signals are not active. If the module is not powered, you need to make sure that the VCC\_IO voltages are disabled (for example, by using a switch on the base board, which uses PWR\_GOOD as enable signal). Figure 12 illustrates the VCC\_IO power requirements. <sup>&</sup>lt;sup>1</sup>NAND flash is disabled when VCC CFG MIO is 1.8 V. <sup>&</sup>lt;sup>2</sup>There are limitations on the I/Os from banks 34 and 35 routed via level shifters when VCC\_CFG\_MIO is 1.8 V. Refer to Section 2.9.2 for details. <sup>&</sup>lt;sup>3</sup>The RGMII Ethernet interface is specified only up to 2.5 V on the MIO pins by Xilinx. Please refer to Section 2.19 for details. <sup>&</sup>lt;sup>4</sup>I/O bank 34 can run down to 1.2 V if I2C bus access from the PL is not required. <sup>&</sup>lt;sup>5</sup>I/O bank 35 can run down to 1.2 V, but the FPGA LED will be always on in this case. Figure 12: Power-Up Sequence - VCC\_IO in Relation with PWR\_GOOD and PWR\_EN Signals ## 2.9.7 Signal Terminations ## **Differential Inputs** There are no external differential termination resistors on the Mercury ZX5 SoC module for differential inputs. Differential input pairs on the module connector may be terminated either by external termination resistors on the base board (close to the module pins), or by the SoC device's internal termination resistors. Internal differential termination is available only for certain VCCO voltages; please refer to Xilinx AR# 43989 for details. #### **Single-Ended Outputs** There are no series termination resistors on the Mercury ZX5 SoC module for single-ended outputs. If required, series termination resistors may be equipped on the base board (close to the module pins). ## 2.9.8 Multiplexed I/O (MIO) Pins Details on the MIO/EMIO terminology are available in the Zynq-7000 All Programmable SoC Technical Reference Manual [18]. Some of the MIO pins on the Mercury ZX5 SoC module are connected to on-board peripherals, while others are available as GPIOs; the suggested functions below are for reference only - always verify your MIO pinout with the Xilinx device handbook. Table 12 gives an overview over the MIO pin connections on the Mercury ZX5 SoC module. Only the pins marked with "user functionality" are available on the module connector. The MIO pins 52-53 have an external multiplexer that allows the pins to be switched either to the Ethernet MDIO interface, or to the on-board I2C bus; by default, MDIO is selected. In order to switch to I2C operation, MIO15 must be pulled low. Please refer to Table 11 for signal assignments. It is recommended to use EMIO pins for I2C access. However, in situations where Ethernet is not used or when I2C access is needed before a bitstream is loaded into the FPGA, MIO pins 52-53 may be used for I2C. | MIO Pin | Function | | | |---------|-----------------------------|---------------------------|--| | MIO15 | MDIO select = 0 | MDIO select = 1 (default) | | | MIO52 | On-board I2C bus (I2C1.SCL) | Ethernet PHY MDC | | | MIO53 | On-board I2C bus (I2C1.SDA) | Ethernet PHY MDIO | | Table 11: Special MIO Pins | MIO Group | Function | Connection | |-----------|------------------------------------------|---------------------------------------------------------| | 0-14 | QSPI and NAND flash | QSPI/NAND flash | | 15 | MDIO select/LED1# signal | I2C/MDIO multiplexer selection, LED1# | | 16-27 | Ethernet | Gigabit Ethernet PHY | | 28-39 | USB | USB 2.0 OTG PHY | | 40-45 | SD card/user functionality | Module connector | | 46 | UART RX <sup>6</sup> /user functionality | Module connector | | 47 | UART TX <sup>6</sup> /user functionality | Module connector | | 48-51 | User functionality | Module connector | | | | Gigabit Ethernet PHY/ | | 52-53 | Ethernet MDIO/I2C | On-board I2C bus and module connector via level shifter | Table 12: MIO Pins Connections Overview ## 2.9.9 Analog Inputs The Zynq-7000 SoC devices provide a dual 12-bit ADC. The auxiliary analog inputs of the SoC device are connected to the module connector; these I/Os have the abbreviation "AD" followed by the ADC channel in the signal name. The two dedicated ADC pins VP and VN are not available on the module connector. The ADC can also be used for internal voltage and temperature monitoring. For detailed information, refer to the Xilinx 7 Series XADC User Guide [19]. The ADC lines are always used differentially; for single-ended applications, the \*\_N line must be connected to GND. <sup>&</sup>lt;sup>6</sup>UART RX is an SoC input; UART TX is an SoC output. Table 13 presents the ADC Parameters. | Parameter | Value | |------------------------------------------------------------|---------------------------------------------------------------------------| | VCC_ADC | 1.8 V | | GND_ADC | 0 V (connected to GND via ferrite) | | VREF_ADC | Internal (optionally an external 1.25 V reference circuit can be mounted) | | ADC Range | 0-1 V | | Sampling Rate per ADC | 1 MSPS | | Total number of channels available on the module connector | 16 (only auxiliary inputs) | Table 13: ADC Parameters # 2.10 Multi-Gigabit Transceiver (MGT) All I/O pairs of the four Multi-Gigabit transceivers and the two reference input clock differential pairs are routed directly to the module connector B. On the Zynq-7015 devices the transceivers can reach 6.25 Gbit/sec, while on the Zynq-7030 devices the data rate can reach 6.6 Gbit/sec. #### Warning! The maximum data rate on the MGT lines on the Mercury ZX5 SoC module depends on the routing path for these signals. Adequate signal integrity over the full signal path must be ensured when using MGTs at high performance rates. #### Warning! No AC coupling capacitors are placed on the Mercury ZX5 SoC module on the MGT lines - make sure capacitors are mounted, if required, on the base board (close to the module pins), to prevent MGT lines from being damaged. #### **2.11** Power #### 2.11.1 Power Generation Overview The Mercury ZX5 SoC module uses a 5 - 15 V DC power input for generating the on-board supply voltages (1.0 V, 1.2 V, 1.35 V, 1.8 V, 2.5 V, 2.9 V and 3.3 V). Some of these voltages (1.8 V, 2.5 V, 3.3 V) are accessible on the module connector. Table 14 describes the power supplies generated on the module. | Voltage | Voltage | Rated | Voltage | Shut down | Influences | |--------------------|---------|---------|---------|------------|------------| | <b>Supply Name</b> | Value | Current | Source | via PWR_EN | PWR_GOOD | | VCC_1V0 | 1.0 V | 9 A | VCC_MOD | Yes | Yes | | VCC_1V2 | 1.2 V | 1 A | VCC_3V3 | Yes | Yes | | VCC_1V35 | 1.35 V | 1.5 A | VCC_3V3 | Yes | Yes | | VCC_1V8 | 1.8 V | 1.5 A | VCC_3V3 | Yes | Yes | | VCC_2V5 | 2.5 V | 1 A | VCC_3V3 | Yes | Yes | | VCC_2V9 | 2.9 V | 0.2 A | VCC_2V9 | Yes | No | | VCC_3V3 | 3.3 V | 9 A | VCC_MOD | No | Yes | Table 14: Generated Power Supplies Please refer to the Enclustra Module Pin Connection Guidelines for general rules on the power pins [10]. #### 2.11.2 Power Enable/Power Good The Mercury ZX5 SoC module provides a power enable input on the module connector. This input may be used to shut down the DC/DC converters for 1.0 V, 1.2 V, 1.35 V, 1.8 V, and 2.5 V. The 3.3 V supply is always active. The PWR\_EN input is pulled to VCC\_3V3 on the Mercury ZX5 SoC module with a 10 $k\Omega$ resistor. The PWR\_GOOD signal is pulled to VCC\_3V3 on the Mercury ZX5 SoC module with a 10 $k\Omega$ resistor. PWR\_GOOD is an open collector signal and must not be used to drive a load directly. This signal is pulled to GND if the on-board regulators fail or if the module is disabled via PWR\_EN. The list of regulators that influence the state of PWR\_GOOD signal is provided in Section 2.11.1. | Pin Name | <b>Module Connector Pin</b> | Remarks | | |-------------|-----------------------------|--------------------------------------|--| | PWR_EN A-10 | | Floating/3.3 V: Module power enabled | | | PVVK_EIN | A-10 | Driven low: Module power disabled | | | PWR_GOOD | A-12 | 0 V: Module supply not ok | | | PWK_GOOD | A-12 | 3.3 V: Module supply ok | | Table 15: Module Power Status and Control Pins ### Warning! Do not apply any other voltages to the PWR\_EN pin than 3.3 V or GND, as this may damage the Mercury ZX5 SoC module. PWR\_EN pin can be left unconnected. Do not power the VCC\_IO pins (for example by connecting VCC\_3V3 to VCC\_IO directly) when PWR\_EN is driven low to disable the module. In this case, VCC\_IO needs to be switched off in the manner indicated in Figure 12. ## 2.11.3 Voltage Supply Inputs Table 16 describes the power supply inputs on the Mercury ZX5 SoC module. The VCC voltages used as supplies for the I/O banks are described in Section 2.9.6. | Pin Name | <b>Module Connector Pins</b> | Voltage | Description | |----------|---------------------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VCC_MOD | A-1, 2, 3, 4, 5, 6, 7, 8, 9, 11 | 5 - 15 V ±5% | Supply for the 1.0 V and 3.3 V voltage regulators. All other supplies are generated from the 3.3 V supply. The input current is rated at 3 A (0.3 A per connector pin). | | VCC_BAT | A-168 | 2.0 - 3.6 V | Battery for the RTC and SoC encryption key storage | Table 16: Voltage Supply Inputs ## 2.11.4 Voltage Supply Outputs Table 17 presents the supply voltages generated on the Mercury ZX5 SoC module, that are available on the module connector. | Pin Name | <b>Module Connector Pins</b> | Voltage | Maximum | Comment | |----------|------------------------------|------------|----------------------|----------------------| | | | | Current <sup>7</sup> | | | VCC_3V3 | A-26, 29, 50, 86 | 3.3 V ±5% | 3 A (and max | Always active | | VCC_3V3 | B-55, 79, 115, 127, 152, 155 | 3.3 V ±3/0 | 0.3 A per pin) | Aiways active | | VCC_2V5 | A-53, 62, 65, 89 | 2.5 V ±5% | 0.5 A | Controlled by PWR_EN | | VCC_1V8 | B-52, 76, 108, 128 | 1.8 V ±5% | 0.5 A | Controlled by PWR_EN | Table 17: Voltage Supply Outputs ## Warning! Do not connect any power supply to the voltage supply outputs nor short circuit them to GND, as this may damage the Mercury ZX5 SoC module. #### 2.11.5 Power Consumption Please note that the power consumption of any SoC device strongly depends on the application (on the configured bitstream and I/O activity). To estimate the power consumption of your design, please use the Xilinx Power Estimator available on the Xilinx website. <sup>&</sup>lt;sup>7</sup>The maximum available output current depends on your design. See sections 2.11.1 and 2.11.5 for details. ## 2.11.6 Heat Dissipation High performance devices like the Xilinx Zynq-7000 SoC need cooling in most applications; always make sure the SoC is adequately cooled. For Mercury modules an Enclustra heat sink kit is available for purchase along with the product. It represents an optimal solution to cool the Mercury ZX5 SoC module - the heat sink body is low profile and usually covers the whole module surface. The kit comes with a gap pad for the SoC device, a fan and required mounting material to attach the heat sink to the module PCB and baseboard PCB. With additional user configured gap pads, it is possible to cool other components on board as well. Alternatively, if the Enclustra heat sink does not match the application requirements, a third-party heat sink body (ATS) and an additional gap pad (t-Global) may be used. Please note that the Enclustra heat sink kit already contains all necessary items for cooling the module (heat sink body, gap pad, fan, mounting material). Table 18 lists the heat sink and thermal pad part numbers that are compatible with the Mercury ZX5 SoC module. Details on the Mercury heatsink kit can be found in the Mercury Heatsink Application Note [17]. | <b>Product Name</b> | Package Name | Enclustra | ATS | t-Global | |---------------------|--------------------|-------------|------------------|------------------| | | | Heat Sink | Heat Sink | Thermal Pad | | Mercury ZX5 | CLG485,SBG485 [26] | ACC-HS3-Set | ATS-52190G-C1-R0 | TG-A6200-20-20-1 | Table 18: Heat Sink Type Please note that the adhesive heat sink part is recommended only for prototyping purposes. In cases where the module is used in environments subject to vibrations, additional mechanical fixation is recommended. ## Warning! Depending on the user application, the Mercury ZX5 SoC module may consume more power than can be dissipated without additional cooling measures; always make sure the SoC is adequately cooled by installing a heat sink and/or providing air flow. ## 2.11.7 Voltage Monitoring Several pins on the module connector on the Mercury ZX5 SoC module are marked as VMON. These are voltage monitoring outputs that are used in the production test for measuring some of the on-board voltages. It is not allowed to draw power from the voltage monitoring outputs. Table 19 presents the VMON pins on the Mercury ZX5 SoC module. | Pin Name | <b>Module Connector Pin</b> | Connection | Description | |--------------|-----------------------------|--------------------------------------------|------------------------------------------------------------------------| | VMON_1V0 | A-102 | VCC_INT | PS and PL core voltages | | VMON_1V2 | B-167 | VCC_1V2 | 1.2 V on-board voltage (default)/SoC battery voltage (assembly option) | | VMON_2V9_DV2 | B-168 | VCC_2V9 on-board volt-<br>age divided by 2 | NAND flash supply | | VMON_1V35 | B-8 | VCC_1V35 | DDR3 voltage | Table 19: Voltage Monitoring Outputs #### Warning! The voltage monitoring outputs are for Enclustra-use only. Pinout changes may be applied between revisions. ## 2.12 Clock Generation A 33.33 MHz oscillator is used for the Mercury ZX5 SoC module clock generation; the 33.33 MHz clock (CLK\_33) is fed to the PS via PS\_CLK pin. The clock is not connected directly to any clock pin of the FPGA fabric. ### **2.13** Reset The power-on reset signal (POR) and the PS system reset signal (SRST) of the SoC device are available on the module connector. Pulling PS\_POR# low resets the SoC device, the Ethernet and the USB PHYs, and the flash devices. Please refer to the Enclustra Module Pin Connection Guidelines [10] for general rules regarding the connection of reset pins. Pulling PS\_SRST# low resets the SoC device. For details on the functions of the PS\_POR\_B and PS\_SRST\_B signals refer to the Zynq-7000 Technical Reference Manual [18]. Table 20 presents the available reset signals. Both signals, PS\_POR# and PS\_SRST#, have on-board 10 k $\Omega$ pull-up resistors to VCC\_CFG\_MIO. | Signal Name | <b>Module Connector Pin</b> | FPGA Pin Type | Description | |-------------|-----------------------------|---------------|----------------| | PS_POR# | A-132 | PS_POR_B | Power-on reset | | PS_SRST# | A-124 | PS_SRST_B | System reset | Table 20: Reset Resources Please note that PS\_POR# is automatically asserted if PWR\_GOOD is low. #### 2.14 LEDs There are two active-low LEDs on the Mercury ZX5 SoC module. LED0 is connected to the FPGA logic and LED1 is connected to the pin MIO15 of the PS. | Signal Name | FPGA Pin | Remarks | |----------------|-------------|----------------------------------------------------------| | FPGA_LED0# | H5 | User function/active-low | | MDIO_SEL_LED1# | E17 (MIO15) | User function/active-low; shared with MDIO select signal | Table 21: LEDs Note that MIO15 is a dual-function pin and by changing the value of this signal, the MDIO/I2C selection circuit is also affected - please refer to Section 2.9.8 for details on the usage of this pin. ## 2.15 DDR3L SDRAM There is a single DDR3 SDRAM channel on the Mercury ZX5 SoC module attached directly to the PS side and is available only as a shared resource to the PL side. The DDR3 SDRAM is operated at 1.35 V (low power mode). Two 16-bit memory chips are used to build a 32-bit wide memory. The maximum memory bandwidth on the Mercury ZX5 SoC module is: • Speedgrade 3 devices: 1333 Mbit/sec × 32 bit = 5333 MB/sec • Other devices: 1066 Mbit/sec × 32 bit = 4264 MB/sec ## 2.15.1 DDR3L SDRAM Type Table 22 describes the memory availability and configuration on the Mercury ZX5 SoC module. | Module | SDRAM Type | Density | Configuration | Manufacturer | |-------------------------|-------------------|---------|----------------|--------------| | ME-ZX5-D10 (commercial) | NT5CC256M16CP-DI | 4 Gbit | 256 M × 16 bit | Nanya | | ME-ZX5-D10 (industrial) | NT5CC256M16CP-DII | 4 Gbit | 256 M × 16 bit | Nanya | | ME-ZX5-D10 (industrial) | NT5CC256M16ER-EKI | 4 Gbit | 256 M × 16 bit | Nanya | | ME-ZX5-D10 (industrial) | K4B4G1646D-BMK0 | 4 Gbit | 256 M × 16 bit | Samsung | | ME-ZX5-D10 (industrial) | K4B4G1646E-BMMA | 4 Gbit | 256 M × 16 bit | Samsung | | ME-ZX5-D10 (industrial) | H5TC4G63CFR-RDI | 4 Gbit | 256 M × 16 bit | SK Hynix | Table 22: DDR3L SDRAM Types #### Warning! Other DDR3L memory devices may be equipped in future revisions of the Mercury ZX5 SoC module. Please check the user manual regularly for updates. Any parts with different speed bins or temperature ranges that fulfill the requirements for the module variant may be used. ## 2.15.2 Signal Description Please refer to the Mercury ZX5 SoC Module FPGA Pinout Excel Sheet [4] for detailed information on the DDR3 SDRAM connections. ## 2.15.3 Termination #### Warning! No external termination is implemented on the Mercury ZX5 SoC module. Therefore, it is strongly recommended to enable the on-die termination (ODT) feature of the DDR3 SDRAM device. #### 2.15.4 Parameters Please refer to the Mercury ZX5 SoC module reference design [2] for DDR3L settings guidelines. The DDR3L SDRAM parameters and the DDR3L board timing information to be set in Vivado project are presented in Tables 23 and 24. The values given in Table 23 are for reference only. Depending on the equipped memory device on the Mercury ZX5 SoC module and on the DDR3L SDRAM frequency, the configuration may be different to the one in the reference design. Please refer to the memory device datasheet for details. | Parameter | Value | |---------------------|-------------| | Memory type | DDR3L | | DRAM bus width | 32 bit | | Operating frequency | 200-533 MHz | | DRAM chip bus width | 16 bit | | DRAM chip capacity | 4096 Mbits | | Speed bin | DDR3L_1066F | | Bank bits | 3 | | Row bits | 15 | | Column bits | 10 | | CAS latency | 7 | | CAS write latency | 6 | | RAS to CAS delay | 7 | | Precharge time | 7 | | tRC | 50.625 ns | | tRASmin | 37.5 ns | | tFAW | 40.0 ns | Table 23: DDR3L SDRAM Parameters | Parameter | Byte 3 | Byte 2 | Byte 1 | Byte 0 | |-------------------------|--------|--------|--------|--------| | DQS to clock delay (ns) | 0.062 | 0.031 | 0.017 | -0.026 | | Board delay (ns) | 0.180 | 0.193 | 0.205 | 0.224 | Table 24: DDR3L Board Timing ## 2.16 QSPI Flash The QSPI flash can be used to boot the PS, and to store the FPGA bitstream, ARM application code and other user data. ## 2.16.1 QSPI Flash Type Table 25 describes the memory availability and configuration on the Mercury ZX5 SoC module. As there is one QSPI flash chip equipped on the Mercury ZX5 SoC module, type "single" must be selected when programming the flash from Vivado tools. | Flash Type | Size | Manufacturer | |------------|----------|--------------------| | S25FL512S | 512 Mbit | Cypress (Spansion) | Table 25: QSPI Flash Types #### Warning! Other flash memory devices may be equipped in future revisions of the Mercury ZX5 SoC module. Please check the user manual regularly for updates. Any parts with different speeds and temperature ranges that fulfill the requirements for the module variant may be used. ## 2.16.2 Signal Description The QSPI flash is connected to the PS MIO pins 1-6. Some of the signals are available on the module connector, allowing the user to program the QSPI flash from an external master. Note that MIO pins 2-6 pins are shared between NAND flash and QSPI flash on the Mercury ZX5 SoC module, therefore only of the two memories may be used at once. However, it is possible to switch between them at runtime. Please refer to Section 3 for details on programming the flash memory. #### Warning! Special care must be taken when connecting the QSPI flash signals on the base board. These signals are shared with the NAND flash and have to be high impedance during normal operation. Long traces or high capacitance may disturb the data communication between the SoC and the flash devices. ## 2.16.3 Configuration The QSPI flash supports up to 50 MHz operation for standard read. For fast, dual and quad read speed values, please refer to the flash device datasheet. Note that the "Feedback Clk" option on pin MIO8 must be enabled in the Zynq configuration for clock rates higher than 40 MHz. #### 24-bit Address Compatibility Mode If the Zynq device boots from the QSPI flash and the 24-bit address compatibility mode of the QSPI flash is used to access the range above 16 MB, then the compatibility mode must be disabled before a system reset is executed. Otherwise, the Zynq device will not be able to boot from the QSPI flash again, as the address register is not pointing to the lower addressed part of the memory, in which the boot image is located. The reset of the QSPI flash is connected to the PS\_POR# power-on reset signal in order to avoid this issue after a power-on reset. The PS\_SRST# signal should not be used in this setup. Please refer to Zynq-7000 Technical Reference Manual [18] for details on booting from the QSPI flash. ## 2.16.4 QSPI Flash Corruption Risk There have been cases in which it was observed that the content of the flash device got corrupted. According to Cypress, this issue is caused by power loss during the Write Register (WRR) command. The most common reason to use the WRR command is to turn the QUAD bit ON or OFF - this operation takes place usually at the beginning of the boot process. If required, the bootloader code can be adjusted to set the QUAD bit to a fixed value, without invoking this command during boot. For additional information on this issue, please refer to the Cypress documentation and forum discussions [27], [28]. #### 2.17 NAND Flash The NAND flash can be used to boot the PS, to store the FPGA bitstream, ARM application code and other user data. Refer to Section 3.3 for details on available boot modes. The NAND flash is disabled when VCC\_CFG\_MIO is 1.8 V. The NAND\_ENABLE signal, which controls the CE# and WP# pins of the NAND flash, is set automatically to GND (if VCC\_CFG\_MIO is less than or equal to 1.8 V) or to VCCO (if VCC\_CFG\_MIO is 2.5 V or 3.3 V). ## 2.17.1 NAND Flash Type Table 26 describes the memory availability and configuration on the Mercury ZX5 SoC module. | Flash Type | Size | Manufacturer | |------------------|--------|--------------| | MT29F4G08ABADAWP | 4 Gbit | Micron | Table 26: NAND Flash Type #### 2.17.2 Signal Description The NAND flash is connected to the PS MIO pins 0, 2-14. The MIO pins 2-6 are shared between the QSPI and NAND flash. #### 2.17.3 Parameters Please refer to the NAND flash memory device datasheet to extract the required parameter values. Reference values to be used in Vivado are given in Table 27. The indicated parameter values may be used for booting from NAND flash memory on the Mercury ZX5 SoC module. | Nand Cycle Parameter | CS0 | CS0 Cycles | Description | |----------------------|-----|------------|----------------------| | T_RC | 30 | 4 | Read cycle time | | T_WC | 30 | 4 | Write cycle time | | T_REA | 0 | 1 | RE assertion delay | | T_WP | 20 | 3 | WE deassertion delay | | T_CLR | 20 | 3 | Page cycle time | | T_AR | 20 | 3 | ID read time | | T_RR | 30 | 4 | Busy to RE | Table 27: NAND Flash Parameters ## 2.18 SD Card An SD card can be connected to the PS MIO pins 40-45 or 46-51, or alternatively via EMIO pins to the PL. The corresponding MIO pins are available on the module connector. Note that only MIO pins 40-45 allow the Mercury ZX5 SoC module to boot from the SD card. Information on this boot mode is available in Section 3.6. Please note that external pull-ups are needed for SD card operation. Depending on the selected voltage for VCC\_CFG\_MIO, a level shifter to 3.3 V may be required (some level shifters also have built-in pull-ups). # 2.19 Gigabit Ethernet A 10/100/1000 Mbit Ethernet PHY is available on the Mercury ZX5 SoC module, connected to the PS on MIO pins 16-27. Please note that Xilinx recommends operation at 1.8 V/2.5 V for the RGMII interface for the MIO pins [18]. Enclustra tests have shown that the RGMII is functional with a 3.3 V I/O voltage on the MIO pins, as long as the I/O voltage configured in Vivado matches the applied I/O voltage. ## 2.19.1 Ethernet PHY Type Table 28 describes the equipped Ethernet PHY device type on the Mercury ZX5 SoC module. | PHY Type | Manufacturer | Туре | |------------|--------------------|------------------| | KSZ9031RNX | Microchip (Micrel) | 10/100/1000 Mbit | Table 28: Gigabit Ethernet PHY Type ## 2.19.2 Signal Description The RGMII interface is connected to MIO pins 16-27 for use with the hard macro MAC. The interrupt output of the Ethernet PHY is connected to the I2C interrupt line, available on an EMIO pin. The Gigabit Ethernet connections are presented in Table 29. All listed pins are operated at VCC\_CFG\_MIO I/O voltage. | Signal Name | MIO Pin | PL Pin | |-------------|--------------------|--------| | ETH_RST# | PS_POR# | | | I2C_INT# | - | H6 | | ETH_MDC | MIO52 <sup>8</sup> | - | | ETH_MDIO | MIO53 <sup>8</sup> | - | | ETH_RXC | MIO22 | - | | ETH_RX_CTL | MIO27 | - | | ETH_RXD0 | MIO23 | - | | ETH_RXD1 | MIO24 | - | | ETH_RXD2 | MIO25 | - | | ETH_RXD3 | MIO26 | - | | ETH_TXC | MIO16 | - | | ETH_TX_CTL | MIO21 | - | | ETH_TXD0 | MIO17 | - | | ETH_TXD1 | MIO18 | - | | ETH_TXD2 | MIO19 | - | | ETH_TXD3 | MIO20 | - | Table 29: Gigabit Ethernet Signal Description ## 2.19.3 External Connectivity The Ethernet signal lines can be connected directly to the magnetics. Please refer to the Enclustra Module Pin Connection Guidelines [10] for details regarding the connection of Ethernet signals. #### 2.19.4 MDIO Address The MDIO address assigned to the Gigabit Ethernet PHY is 3. The MDIO interface is connected by default to MIO pins 52-53. These pins can also be used to access the I2C bus - for details, please refer to Section 2.9.8. <sup>&</sup>lt;sup>8</sup>MIO52 and MIO53 can be used for either MDIO or I2C. Please refer to Section 2.9.8 for details. ### 2.19.5 PHY Configuration The configuration of the Ethernet PHY is bootstrapped when the PHY is released from reset. Make sure all I/Os on the RGMII interface are initialized and all pull-up or pull-down resistors are disabled at that moment. The bootstrap options of the Ethernet PHY are set as indicated in Table 30. Please note that the RGMII delays in the Ethernet PHY need to be configured before the Ethernet interface can be used. This is done in the source files within the First Stage Boot Loader (FSBL) application provided in the Mercury ZX5 SoC module reference design [2]. | Pin | Signal Value | Description | |------------|--------------|-------------------------------------------------------------------------------------------------------| | MODE[3-0] | 1110 | RGMII mode: advertise all capabilities (10/100/1000, half/full duplex) except 1000Base-T half duplex. | | PHYAD[2-0] | 011 | MDIO address 3 | | Clk125_EN | 0 | 125 MHz clock output disabled | | LED_MODE | 1 | Single LED mode | | LED1/LED2 | 1 | Active-low LEDs | Table 30: Gigabit Ethernet PHY Configuration For the Ethernet PHY configuration via the MDIO interface, the MDC clock frequency must not exceed 1 MHz. ### 2.20 USB 2.0 The Mercury ZX5 SoC module has an on-board USB 2.0 PHY connected to the SoC device. The USB interface can be configured for USB host, USB device and USB On-The-Go (host and device capable) operations. ### 2.20.1 USB PHY Type Table 31 describes the equipped USB PHY device type on the Mercury ZX5 SoC module. | РНҮ Туре | Manufacturer | Туре | | |----------|--------------|-------------|--| | USB3320C | Microchip | USB 2.0 PHY | | Table 31: USB 2.0 PHY Type ### 2.20.2 Signal Description The ULPI interface is connected to MIO pins 28-39 for use with the integrated USB controller. ## 2.21 Real-Time Clock (RTC) A real-time clock is connected to the I2C bus. The RTC features a battery-buffered 128 bytes user SRAM and a temperature sensor. See Section 4 for details on the I2C bus on the Mercury ZX5 SoC module. VBAT pin of the RTC is connected to VCC\_BAT on the module connector, and can be connected directly to a 3 V battery. Please refer to the Enclustra Module Pin Connection Guidelines [10] for details. Note that the frequency output mode of the RTC must be disabled when using I2C interrupt system. Otherwise, I2C\_INT# is periodically pulled down by the RTC. The disabling of this function can be done by setting bits [3:0] of the RTC register 8 to logic low. ### 2.21.1 RTC Type Table 32 describes the equipped RTC device type on the Mercury ZX5 SoC module. | Туре | Manufacturer | |-----------|--------------| | ISL12020M | Intersil | Table 32: RTC Type An example demonstrating how to use the RTC is included in the Mercury ZX5 SoC module reference design [2]. ### 2.22 Secure EEPROM The secure EEPROM is used to store the module type and serial number, as well as the Ethernet MAC address and other information. It is connected to the I2C bus. The secure EEPROM must not be used to store user data. Please refer to Section 4.4 for details on the content of the EEPROM. ### 2.22.1 EEPROM Type Table 33 describes the equipped EEPROM device type on the Mercury ZX5 SoC module. | Module | Туре | Manufacturer | | |-----------------------|-----------------------------|--------------|--| | ME-ZX5 - R1 and R2 | DS28CN01 | Maxim | | | ME-ZX5 - R3 and newer | ATSHA204A-MAHDA-T (default) | Atmel | | | ME-ZX5 - R3 and newer | DS28CN01 (assembly option) | Maxim | | Table 33: EEPROM Type An example demonstrating how to read data from the EEPROM is included in the Mercury ZX5 SoC module reference design [2]. # **3 Device Configuration** ## 3.1 Configuration Signals The PS of the SoC needs to be configured before the FPGA logic can be used. Xilinx Zynq devices need special boot images to boot from QSPI flash or SD card. For more information, please refer to the Xilinx Zynq-7000: Concepts, Tools, and Techniques document [20]. Table 34 describes the most important configuration pins and their location on the module connector. These signals allow the SoC to boot from QSPI flash or SD card, and can be used to program the QSPI flash from an external master. Please refer to Section 3.9 for details. | Signal | SoC | Mod. Conn. | Description | Comments | |-----------------|-------------|------------|----------------------------------------------------------------------------|--------------------------| | Name | Pin Type | Pin | | | | FLASH_CLK | MIO6 | A-118 | SPI CLK | 20 kΩ pull-down | | FLASH_DO | MIO3 | A-122 | SPI MISO | 20 kΩ pull-down | | FLASH_DI | MIO2 | A-114 | SPI MOSI | 20 kΩ pull-down | | FLASH_CS# | MIO1 | A-116 | SPI CS# | 10 k $\Omega$ pull-up to | | TEASIT_CS# | IVIIOT | ATIO | 311 (3)" | VCC_CFG_MIO | | FPGA_DONE | DONE_0 | A-130 | FPGA configuration done | 1 k $\Omega$ pull-up to | | TI GA_DOINE | DOINE_0 | A 150 | Tr da comigaration done | VCC_CFG_MIO | | FPGA_CFGBVS | CFGBVS_0 | _ | Configuration bank voltage select <sup>9</sup> | 10 k $\Omega$ pull-up to | | 11 0/1_01 00 05 | C1 GD V3_0 | | Cornigulation bank voltage select | VCC_CFG_MIO | | PS_POR# | PS_POR_B | A-132 | Must be pulled to GND for a short period before QSPI flash programming. | 10 k $\Omega$ pull-up to | | 13_1 010 | 1 3_1 OK_B | 77 132 | PS_SRST# must be low when PS_POR# is released. | VCC_CFG_MIO | | PS SRST# | PS_SRST_B | A-124 | Must be pulled to GND during QSPI flash programming. | 10 k $\Omega$ pull-up to | | . 5_551" | . 3_3.(31_5 | | When released, all other pins of the SPI interface must be high impedance. | VCC_CFG_MIO | | BOOT_MODE0 | _ | A-126 | Boot mode selection | 10 k $\Omega$ pull-up to | | DOO1_IVIODE0 | | 7. 120 | Boot mode selection | VCC_CFG_MIO | Continued on next page... $<sup>^{9}</sup>$ The CFGBVS\_0 pin is set automatically to GND (if VCC\_CFG\_MIO is less than or equal to 1.8 V) or to VCCO (if VCC\_CFG\_MIO is 2.5 V or 3.3 V). | Signal SoC | | Mod. Conn. | Description | Comments | |-------------|----------|---------------------|---------------------|--------------------------| | Name | Pin Type | Pin | | | | BOOT_MODE1 | - A-112 | Δ-112 | Boot mode selection | 10 k $\Omega$ pull-up to | | DOO!_INODE! | | boot mode selection | VCC_CFG_MIO | | Table 34: SoC Configuration Pins ### Warning! All configuration signals except for BOOT\_MODE must be high impedance as soon as the device is released from reset. Violating this rule may damage the equipped SoC device, as well as other devices on the Mercury ZX5 SoC module. ## 3.2 Pull-Up During Configuration Figure 13 illustrates the configuration of the I/O signals during power-up. Figure 13: Pull-Up During Configuration (PUDC) The Pull-Up During Configuration signal (PUDC) is connected using a multiplexer to a module connector pin (user I/O) during FPGA configuration, and to high impedance after this process is done. If the user does not drive a high value on this signal during configuration, then the PUDC signal will be pulled to GND via a 1 k $\Omega$ resistor. As PUDC is an active-low signal, all FPGA I/Os will have the internal pull-up resistors enabled during device configuration. If the application requires that all FPGA I/Os have the internal pull-up resistors disabled during device configuration, the user must attach to the module connector a driver capable to pull IO\_B34\_L3\_PUDC#\_K7\_P signal high. For details on the PUDC signal please refer to the Zynq-7000 All Programmable SoC Technical Reference Manual [18]. ### 3.3 Boot Mode The boot mode can be selected via two signals available on the module connector. Table 35 describes the available boot modes on the Mercury ZX5 SoC module. | BOOT_MODE1 | BOOT_MODE0 | Description | |------------|------------|----------------------| | 0 | 0 | JTAG boot mode | | 0 | 1 | Boot from NAND flash | | 1 | 0 | Boot from QSPI flash | | 1 | 1 | Boot from SD card | Table 35: Boot Modes ### **3.4 JTAG** The FPGA and the PS JTAG interfaces are connected into one single chain available on the module connector. The SoC device, the QSPI flash, and the NAND flash can be configured via JTAG from Xilinx SDK or Xilinx Vivado Hardware Manager. ### 3.4.1 JTAG on Module Connector | Signal Name | Module Connector Pin | Resistor | | |----------------|----------------------|--------------------------------------|--| | JTAG_TCK A-123 | | 10 k $\Omega$ pull-up to VCC_CFG_MIO | | | JTAG_TMS | A-119 | SoC internal pull-up | | | JTAG_TDI | A-117 | SoC internal pull-up | | | JTAG_TDO | A-121 | - | | Table 36: JTAG Interface ### 3.4.2 External Connectivity JTAG signals can be connected directly on the base board to a JTAG connector. No pull-up/pull-down resistors are necessary. The VREF pin of the programmer must be connected to VCC\_CFG\_MIO. It is recommended to add 22 $\Omega$ series termination resistors between the module and the JTAG header, close to the source. Please refer to the Enclustra Module Pin Connection Guidelines for details on JTAG interface. ### 3.5 QSPI Boot Mode In the QSPI boot mode, the PS boots from the QSPI flash located on the module. The flash device is connected to the PS MIO pins 1-6. In order to boot from the QSPI flash, the user must enable the QSPI flash controller in the Vivado block design and generate a new FSBL to be used for the Zynq boot image creation. ### 3.6 SD Card Boot Mode In the SD card boot mode the PS boots from the SD card located on the base board. For this operation, the following requirements must be met: • The SD card must be connected to MIO pins 40-45 - A Zynq boot image must be generated from an SoC design having the SDIO controller enabled - The boot image must be named "boot.bin" and then copied to the SD card - In software versions older than Vivado 2014.4, the card detect check in the Xilinx FSBL must be disabled. For details, please contact Enclustra Support team. - The SDIO controller must be fed with a reasonable clock frequency. Please refer to the reference design for guidelines on SDIO settings. For details on SD card boot, please refer to the Xilinx Zyng documentation [18] [20]. ### 3.7 NAND Boot Mode In the NAND boot mode, the PS boots from the NAND flash located on the module. The flash device is connected to the PS MIO pins 0 and 2-14. In order to boot from the NAND flash, the user must enable the NAND controller in the Vivado block design and set the timing parameters as described in Section 2.17.3. After these changes, a new FSBL must be generated and used for the Zyng boot image creation. ### 3.8 QSPI Flash Programming via JTAG The Xilinx Vivado and SDK software offer QSPI flash programming support via JTAG. For more information, please refer to the Xilinx documentation [22]. ### 3.9 QSPI Flash Programming from an External SPI Master The signals of the QSPI flash are directly connected to the module connector for flash access. As the flash signals are connected to the SoC device as well, the SoC device pins must be tri-stated while accessing the QSPI flash directly from an external device. This is ensured by pulling the PS\_SRST# signal to GND followed by a pulse on PS\_POR#, which puts the SoC device into reset state and tri-states all I/O pins. PS\_SRST# must be low when PS\_POR# is released and kept low until the flash programming has finished. Afterwards, all SPI lines and PS\_SRST# must be tri-stated and another reset impulse must be applied to PS\_POR#. Figure 14 shows the signal diagrams corresponding to flash programming from an external master. Figure 14: QSPI Flash Programming from an External SPI Master - Signal Diagrams ### Warning! Accessing the QSPI flash directly without putting the SoC device into reset may damage the equipped SoC device, as well as other devices on the Mercury ZX5 SoC module. ### 3.10 NAND Flash Programming The Xilinx SDK software offers NAND flash programming support via JTAG. For the programming operation, type "nand\_8" must be selected. Please note that Vivado Hardware Manager does not support the NAND flash type equipped on the Mercury ZX5 SoC module. When programming the NAND flash in u-boot, the user must make sure that the NAND controller is enabled; the u-boot available in the Enclustra Linux build environment includes a built-in command to switch the current configuration to use NAND flash as storage: zx set storage NAND Note that for a successful programming the flash image must be written avoiding the bad sectors of the flash (by using nand.jffs2 command). ### 3.11 Enclustra Module Configuration Tool In combination with an Enclustra base board, the QSPI flash can be programmed using the Enclustra Module Configuration Tool (MCT) [16]. Please note that the Xilinx Zynq devices do not support slave serial configuration, therefore only flash programming is supported by the Enclustra MCT for the Mercury ZX5 SoC module. ## 4 I2C Communication ### 4.1 Overview The I2C bus on the Mercury ZX5 SoC module is connected to the SoC device, EEPROM and RTC, and is available on the module connector. This allows external devices to read the module type and to connect more devices to the I2C bus. Please note that the RTC must be configured correctly to use I2C interrupts - for details, refer to Section 2.21. The I2C clock frequency should not exceed 400 kHz. ### Warning! Maximum I2C speed may be limited by the routing path and additional loads on the base board. ### Warning! If the I2C traces on the base board are very long, 100 $\Omega$ series resistors should be added between module and I2C device on the base board. ### 4.2 Signal Description Table 37 describes the signals of the I2C interface. All signals have on-board pull-up resistors to VCC\_3V3. All signals must be connected to open collector outputs and must not be driven high from any source. I2C\_INT# is an input to the SoC and must not be driven from the SoC device. Level shifters are used between the I2C bus and the PS/PL pins, to allow I/O voltages lower than 3.3 V. Please make sure that all pins are configured correctly and no pull-down resistors are enabled. | Signal Name | PS Pin | PL Pin | Connector Pin | Resistor | |-------------|---------------------|--------|---------------|----------------| | I2C_SDA | MIO53 <sup>10</sup> | R8 | A-113 | 2.2 kΩ pull-up | | I2C_SCL | MIO52 <sup>10</sup> | Н8 | A-111 | 2.2 kΩ pull-up | | I2C_INT# | - | H6 | A-115 | 10 kΩ pull-up | Table 37: I2C Signal Description ## 4.3 I2C Address Map Table 38 describes the addresses for several devices connected on I2C bus. <sup>&</sup>lt;sup>10</sup>MIO52 and MIO53 are used for MDIO by default. Please refer to Section 2.9.8 for details. | Address (7-bit) | Description | |-----------------|--------------------------------------------------------| | 0x64 | Secure EEPROM | | 0x5C | Secure EEPROM (assembly option, refer to Section 2.22) | | 0x57 | RTC user SRAM | | 0x6F | RTC registers | Table 38: I2C Addresses ### 4.4 Secure EEPROM The secure EEPROM is used to store the module serial number and configuration. In the future, the EEPROM will be used for copy protection and licensing features. Please contact us for further information. An example demonstrating how to read the module information from the EEPROM memory is included in the Mercury ZX5 SoC module reference design. ### Warning! The secure EEPROM is for Enclustra use only. Any attempt to write data to the secure EEPROM causes the warranty to be rendered void. ### 4.4.1 Memory Map | Address | Length (bits) | Description | | |---------|---------------|------------------------------------------|--| | 0x00 | 32 | Module serial number | | | 0x04 | 32 | Module product information | | | 0x08 | 40 | Module configuration | | | 0x0D | 24 | Reserved | | | 0x10 | 48 | Ethernet MAC address | | | 0x16 | 48 | Reserved | | | 0x1C | 32 | Checksum (only for DS28CN01 EEPROM type) | | Table 39: EEPROM Sector 0 Memory Map ### **Module Serial Number** The module serial number is a unique 32-bit number that identifies the module. It is stored using big-endian byte order (MSB on the lowest address). ### **Module Product Information** This field indicates the type of module and hardware revision. | Module | <b>Product Family</b> | Reserved | Revision | <b>Product Information</b> | |------------------------|-----------------------|----------|----------|----------------------------| | Mercury ZX5 SoC module | 0x0328 | 0x[XX] | 0x[YY] | 0x0328 [XX][YY] | Table 40: Product Information ### **Module Configuration** | Addr. | Bits | Comment | Min. Value | Max. Value | Comment | |-------|------|-----------------------------|----------------|----------------|-------------------| | | 7-4 | SoC type | 0 | 1 | See SoC type | | 0x08 | 7-4 | | | | table (Table 42) | | | 3-0 | SoC device speed grade | 1 | 3 | | | | 7 | Temperature range | 0 (Commercial) | 1 (Industrial) | | | | 6 | Power grade | 0 (Normal) | 1 (Low power) | | | | 5-4 | Ethernet port count | 0 | 1 | | | 0x09 | 3 | B Ethernet speed | 0 (Fast | 1 (Gigabit | | | | | | Ethernet) | Ethernet) | | | | 2 | RTC equipped | 0 | 1 | | | | 1-0 | Reserved | - | - | | | 0x0A | 7-2 | Reserved | - | - | | | OXOA | 1-0 | USB 2.0 port count | 0 | 1 | | | 0x0B | 7-4 | DDR3L RAM size (MB) | 0 (0 MB) | 8 (1 GB) | Resolution = 8 MB | | OXOD | 3-0 | QSPI flash memory size (MB) | 0 (0 MB) | 7 (64 MB) | Resolution = 1 MB | | 0x0C | 7-4 | Reserved | - | - | | | UXUC | 3-0 | NAND flash memory size (MB) | 0 (0 MB) | 10 (512 MB) | Resolution = 1 MB | Table 41: Module Configuration The memory sizes are defined as Resolution $\times 2^{\text{(Value-1)}}$ (e.g. DRAM=0: not equipped, DRAM=1: 8 MB, DRAM=2: 16 MB, DRAM=3: 32 MB, etc). Table 42 shows the available SoC types. | Value | SoC Device Type | |-------|-----------------| | 0 | XC7Z015 | | 1 | XC7Z030 | Table 42: SoC Device Types | Ethernet MAC Address | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | The Ethernet MAC address is stored using big-endian byte order (MSB on the lowest address). Each mode is assigned two sequential MAC addresses; only the lower one is stored in the EEPROM. | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | # **5 Operating Conditions** ## 5.1 Absolute Maximum Ratings Table 43 indicates the absolute maximum ratings for Mercury ZX5 SoC module. The values given are for reference only; for details please refer to the Zynq-7000 DC and AC Switching Characteristics Datasheets [23], [24]. | Symbol | Description | Rating | Unit | |---------------------------|-------------------------------------------------------|-------------------------------|------| | VCC_MOD | Supply voltage relative to GND | -0.5 to 16 | V | | VCC_BAT | Supply voltage for the RTC and encryption key storage | -0.3 to 3.6 | V | | VCC_IO_B13<br>VCC_CFG_MIO | Output drivers supply voltage relative to GND | -0.5 to 3.6 | V | | | | | | | VCC_IO_B34/35 | Output drivers supply voltage for XC7Z015 | -0.5 to 2.0 | V | | V_IO | I/O input voltage relative to GND | -0.5 to V <sub>CCO</sub> +0.5 | V | | Temperature | Temperature range for commercial modules (C)* | 0 to +70 | °C | | Temperature | Temperature range for industrial modules (I)* | -40 to +85 | °C | Table 43: Absolute Maximum Ratings ## **5.2 Recommended Operating Conditions** Table 44 indicates the recommended operating conditions for Mercury ZX5 SoC module. The values given are for reference only; for details please refer to the Zynq-7000 DC and AC Switching Characteristics Datasheets [23], [24]. | Symbol | Description | Rating | Unit | |-------------|-------------------------------------------------------|-------------------------------|--------| | VCC_MOD | Supply voltage relative to GND | 4.75 to 15.75 | \<br>\ | | VCC_BAT | Supply voltage for the RTC and encryption key storage | 2.0 to 3.45 | V | | VCC_IO_[x] | Output drivers supply voltage relative to GND | Refer to Section 2.9.6 | V | | VCC_CFG_[x] | Output drivers supply voltage relative to GND | Neier to Section 2.3.0 | V | | V_IO | I/O input voltage relative to GND | -0.2 to V <sub>CCO</sub> +0.2 | V | | Temperature | Temperature range for commercial modules (C)* | 0 to +70 | °C | | Temperature | Temperature range for industrial modules (I)* | -40 to +85 | °C | Table 44: Recommended Operating Conditions ### Warning! <sup>\*</sup> The components used on the hardware are specified for the relevant temperature range. The user must provide adequate cooling in order to keep the temperature of the components within the specified range. # **6 Ordering and Support** ## 6.1 Ordering Please use the Enclustra online request/order form for ordering or requesting information: http://www.enclustra.com/en/order/ ## 6.2 Support Please follow the instructions on the Enclustra online support site: http://www.enclustra.com/en/support/ ## **List of Figures** | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13 | Module Bottom Assembly Drawing | 11<br>12<br>14<br>15<br>15<br>16<br>19<br>20<br>24<br>40 | |-------------------------------------------------------------------|----------------------------------------------------------------------|----------------------------------------------------------| | List of | Tables | | | 1 | Standard Module Configurations | 11 | | 2 | Article Numbers and Article Codes | <br>13 | | 3 | Mechanical Data | | | 4 | Module Connector Types | | | 5 | User I/Os | | | 6 | I/O Pin Exceptions - Level Shifters | | | 7 | Valid Voltage Supplies for the Level Shifter for the I/Os in Bank 34 | | | 8 | Valid Voltage Supplies for the Level Shifter for the I/Os in Bank 35 | | | 9 | I/O Banks | | | 10 | VCC_IO Pins | | | 11 | Special MIO Pins | | | 12 | MIO Pins Connections Overview | | | 13 | ADC Parameters | | | 14 | Generated Power Supplies | | | 15 | Module Power Status and Control Pins | | | 16 | Voltage Supply Inputs | | | 17 | Voltage Supply Outputs | | | 18 | Heat Sink Type | | | 19 | Voltage Monitoring Outputs | | | 20 | | 30 | | 21 | | 31 | | 22 | DDR3L SDRAM Types | | | 23 | DDR3L SDRAM Parameters | | | 24 | | 33 | | 25 | 9 | 33 | | 26 | - 71 | 34 | | 27 | | 35 | | 28 | | 35 | | 29 | 5 | 36 | | 30 | | 37 | | 31 | | 37 | | 32 | | 38 | | 33 | • • | 38 | | 34 | 71 | 40 | | 35 | | 41 | | 36 | | 41 | | 37 | | 44 | | I2C Addresses | 45 | |----------------------------------|---------------------------------------------------------------------------------------------------------------| | EEPROM Sector 0 Memory Map | 45 | | Product Information | 46 | | Module Configuration | 46 | | SoC Device Types | 46 | | Absolute Maximum Ratings | 48 | | Recommended Operating Conditions | 49 | | | EEPROM Sector 0 Memory Map Product Information Module Configuration SoC Device Types Absolute Maximum Ratings | #### References [1] Enclustra General Business Conditions http://www.enclustra.com/en/products/gbc/ [2] Mercury ZX5 SoC Module Reference Design https://github.com/enclustra - [3] Mercury ZX5 SoC Module IO Net Length Excel Sheet - → Ask Enclustra for details - [4] Mercury ZX5 SoC Module FPGA Pinout Excel Sheet - → Ask Enclustra for details - [5] Mercury ZX5 SoC Module User Schematics - → Ask Enclustra for details - [6] Mercury ZX5 SoC Module Known Issues and Changes - $\rightarrow$ Ask Enclustra for details - [7] Mercury ZX5 SoC Module Footprint - → Ask Enclustra for details - [8] Mercury ZX5 SoC Module 3D Model (PDF) - → Ask Enclustra for details - [9] Mercury ZX5 SoC Module STEP 3D Model - $\rightarrow$ Ask Enclustra for details - [10] Mercury Mars Module Pin Connection Guidelines - → Ask Enclustra for details - [11] Enclustra Mercury Master Pinout - → Ask Enclustra for details - [12] Hirose FX10 Series Product Website http://www.hirose-connectors.com/ - [13] Mercury+ PE1 User Manual - $\rightarrow$ Ask Enclustra for details - [14] Enclustra Build Environment - $\rightarrow$ Ask Enclustra for details - [15] Enclustra Build Environment How-To Guide - → Ask Enclustra for details - [16] Enclustra Module Configuration Tool http://www.enclustra.com/en/products/tools/module-configuration-tool/ - [17] Mercury Heatsink Application Note - → Ask Enclustra for details - [18] Zyng-7000 All Programmable SoC Technical Reference Manual, UG585, Xilinx, 2015 - [19] 7 Series FPGAs and Zynq-7000 All Programmable SoC XADC Dual 12-Bit 1 MSPS Analog-to-Digital Converter User Guide, UG480, Xilinx, 2015 - [20] Zynq-7000 All Programmable SoC: Concepts, Tools, and Techniques (CTT), UG873, Xilinx, 2013 - [21] GMII to RGMII v4.0, PG160, Xilinx, 2015 - [22] Vivado Design Suite User Guide, Programming and Debugging, UG908, Xilinx, 2016 - [23] Zyng-7000 All Programmable SoC, DC and AC Switching Characteristics, DS187, Xilinx, 2015 - [24] Zynq-7000 All Programmable SoC, DC and AC Switching Characteristics, DS191, Xilinx, 2015 - [25] 7 Series FPGAs Packaging and Pinout, Product Specification, UG475, v1.17, Xilinx - [26] Zynq-7000 SoC Packaging and Pinout, Product Specification, UG865, v1.8.1, Xilinx - [27] Power Loss During the Write Register (WRR) Operation in Serial NOR Flash Devices KBA221246, Cypress, 2017 https://community.cypress.com/docs/DOC-13833 [28] Forum Discussion "S25FL512S Recovery after Block Protection", Cypress, 2017 https://community.cypress.com/thread/31856