# Three Phase Inverter Automotive Power MOSFET Module

# NXV08V080DB1

#### Features

- Three-Phase Inverter Bridge for Variable Speed Motor Drive
- RC Snubber for Low EMI
- Current Sensing and Temperature Sensing
- Electrically Isolated DBC Substrate for Low Thermal Resistance
- Compact Design for Low Total Module Resistance
- Module Serialization for Full Traceability
- AEC Qualified AQG324
- PPAP Capable
- This Device is Pb-free, RoHS and UL94-V0 Compliant

#### Applications

- 24 V and 48 V Motor Control
- DC-DC Converter

#### Benefits

- Enable Design of Small, Efficient and Reliable System for Reduced Vehicle Fuel Consumption and CO<sub>2</sub> Emission
- Simplified Vehicle Assembly
- Enable Low Thermal Resistance to Junction-to-Heat Sink by Direct Mounting via Thermal Interface Material between Module Case and Heat Sink



# **ON Semiconductor®**

www.onsemi.com



19LD, APM, PDD STD CASE MODCD

#### MARKING DIAGRAM



#### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 2 of this data sheet.

#### PACKAGE MARKING AND ORDERING INFORMATION

| Part Number  | Package   | Pb–Free and<br>RoHS Compliant | Operating<br>Temperature Range | Packing Method |
|--------------|-----------|-------------------------------|--------------------------------|----------------|
| NXV08V080DB1 | APM19-CBC | Yes                           | -40 ∼ 125°C                    | Tube           |



Figure 1. Pin Configuration

#### **PIN DESCRIPTION**

| Pin Number | Pin Name      | Pin Description                                                   |
|------------|---------------|-------------------------------------------------------------------|
| 1          | TEMP 1        | NTC Thermistor Terminal 1                                         |
| 2          | TEMP 2        | NTC Thermistor Terminal 2                                         |
| 3          | PHASE 3 SENSE | Source of Q3 and Drain of Q6                                      |
| 4          | GATE 3        | Gate of Q3, high side Phase 3 MOSFET                              |
| 5          | GATE 6        | Gate of Q6, low side Phase 3 MOSFET                               |
| 6          | PHASE 2 SENSE | Source of Q2 and Drain of Q5                                      |
| 7          | GATE 2        | Gate of Q2, high side Phase 2 MOSFET                              |
| 8          | GATE 5        | Gate of Q5, low side Phase 2 MOSFET                               |
| 9          | PHASE 1 SENSE | Source of Q1 and Drain of Q4                                      |
| 10         | GATE 1        | Gate of Q2, high side Phase 1 MOSFET                              |
| 11         | VBAT SENSE    | Sense pin for battery voltage and Drain of high side MOSFETs      |
| 12         | GATE 4        | Gate of Q4, low side Phase 1 MOSFET                               |
| 13         | SHUNT P       | Positive CSR sense pin and source connection for low side MOSFETs |
| 14         | SHUNT N       | Negative CSR sense pin and sense pin for battery return           |
| 15         | VBAT          | Battery voltage power lead                                        |
| 16         | GND           | Battery return power lead                                         |
| 17         | PHASE 1       | Phase 1 power lead                                                |
| 18         | PHASE 2       | Phase 2 power lead                                                |
| 19         | PHASE 3       | Phase 3 power lead                                                |

#### **Schematic Diagram**



Figure 2. Schematic

#### **Flammability Information**

All materials present in the power module meet UL flammability rating class 94V-0 or higher.

**Compliance to RoHS Directives** 

The power module is 100% lead free and RoHS compliant 2000/53/C directive.

#### ABSOLUTE MAXIMUM RATINGS (T<sub>J</sub> = 25°C unless otherwise noted)

| Symbol              | Parameter                                                                        | Max. | Unit |
|---------------------|----------------------------------------------------------------------------------|------|------|
| V <sub>DS</sub>     | Drain-to-Source Voltage                                                          | 80   | V    |
| $V_{GS}$            | Gate-to-Source Voltage                                                           | ±20  | V    |
| Ι <sub>D</sub>      | Drain Current Continuous ( $T_C = 25^{\circ}C$ , $T_J = 175^{\circ}C$ ) (Note 1) | 130  | A    |
| E <sub>AS</sub>     | Single Pulse Avalanche Energy (Note 2)                                           | 190  | mJ   |
| T <sub>J(max)</sub> | Maximum Junction Temperature                                                     | 175  | °C   |
| T <sub>STG</sub>    | Storage Temperature Range                                                        | 125  | °C   |
| V <sub>ISO</sub>    | Isolation Voltage                                                                | 2500 | Vrms |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. Defined by design, not subject to production testing. The value is the result of the calculation, Min (package limit max current, Silicon limit max current) where the silicon limit current is calculated based on the maximum value which is not to exceed T<sub>J</sub> = 175°C on maximum thermal limitation and on resistance.

2. Starting  $T_J = 25^{\circ}C$ , L = 0.08 mH,  $I_{AS} = 69$  A,  $V_{DD} = 80$  V during inductor charging and  $V_{DD} = 0$  V during time in avalanche.

Solder

Solder used is a lead free SnAgCu alloy.

#### THERMAL CHARACTERISTICS

| Symbol              | Parameter                                     | Min | Тур | Max | Unit |
|---------------------|-----------------------------------------------|-----|-----|-----|------|
| $R_{	ext{	heta}JC}$ | Thermal Resistance, Junction-to-Case (Note 3) | -   | -   | 1.3 | K/W  |

3. Test method compliant with MIL-STD-883-1012.1, case temperature measured below the package at the chip center. Cosmetic oxidation and discolor on the DBC surface is allowed.

| Parameters                                         | Test Conditions                                | Symbol                 | Min  | Тур                                                                                                                                   | Max  | Unit |
|----------------------------------------------------|------------------------------------------------|------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------|------|------|
| Drain-to-Source Breakdown Voltage                  | I <sub>D</sub> = 250 μA, V <sub>GS</sub> = 0 V | B <sub>VDSS</sub>      | 80   | -                                                                                                                                     | -    | V    |
| Drain-to-Source Leakage Current                    | $V_{DS} = 80 \text{ V}, V_{GS} = 0 \text{ V}$  | I <sub>DSS</sub>       | -    | -                                                                                                                                     | 2    | μΑ   |
| Gate-to-Source Leakage Current                     | V <sub>GS</sub> = ±20 V                        | I <sub>GSS</sub>       | -100 | -                                                                                                                                     | +100 | nA   |
| Gate-to-Source Threshold Voltage                   | $V_{GS} = V_{DS}, I_D = 250 \ \mu A$           | V <sub>GS(th)</sub>    | 2.0  | -                                                                                                                                     | 4.0  | V    |
| Body Diode Forward Voltage of MOSFET               | $I_{\rm S}$ = 80 A, $V_{\rm GS}$ = 0 V         | V <sub>SD</sub>        | -    | -                                                                                                                                     | 1.25 | V    |
| Drain-to-Source On Resistance, Q1                  |                                                | R <sub>DS(ON)Q1</sub>  | -    | 2.4                                                                                                                                   | 3.0  | mΩ   |
| Drain-to-Source On Resistance, Q2                  |                                                | R <sub>DS(ON)Q2</sub>  | -    | - +100   - 4.0   - 1.25   2.4 3.0   2.5 3.1   2.5 3.1   2.6 3.2   2.9 3.5   3.2 3.8   3.3 3.8   3.4 3.9   3.5 4.0   3.5 4.0   3.7 4.3 | mΩ   |      |
| Drain-to-Source On Resistance, Q3                  | I <sub>D</sub> = 80 A, V <sub>GS</sub> = 10 V  | R <sub>DS(ON)Q3</sub>  | -    | 2.5                                                                                                                                   | 3.1  | mΩ   |
| Drain-to-Source On Resistance, Q4                  | (Note 4)                                       | R <sub>DS(ON)Q4</sub>  | -    | 2.6                                                                                                                                   | 3.2  | mΩ   |
| Drain-to-Source On Resistance, Q5                  |                                                | R <sub>DS(ON)Q5</sub>  | -    | 2.9                                                                                                                                   | 3.5  | mΩ   |
| Drain-to-Source On Resistance, Q6                  |                                                | R <sub>DS(ON)Q6</sub>  | -    | 3.2                                                                                                                                   | 3.8  | mΩ   |
| VBAT to PHASE 1                                    |                                                | R <sub>DS(ON)MQ1</sub> | -    | 3.3                                                                                                                                   | 3.8  | mΩ   |
| VBAT to PHASE 2                                    |                                                | R <sub>DS(ON)MQ2</sub> | -    | 3.4                                                                                                                                   | 3.9  | mΩ   |
| VBAT to PHASE 3                                    |                                                | R <sub>DS(ON)MQ3</sub> | -    | 3.5                                                                                                                                   | 4.0  | mΩ   |
| PHASE1 to GND                                      | I <sub>D</sub> = 80 A, V <sub>GS</sub> = 10 V  | R <sub>DS(ON)MQ4</sub> | -    | 3.5                                                                                                                                   | 4.0  | mΩ   |
| PHASE2 to GND                                      | 1                                              | R <sub>DS(ON)MQ5</sub> | -    | 3.7                                                                                                                                   | 4.3  | mΩ   |
| PHASE3 to GND                                      | 1                                              | R <sub>DS(ON)MQ6</sub> | -    | 4.0                                                                                                                                   | 4.6  | mΩ   |
| Total loop resistance VBAT $\geq$ Phase $\geq$ GND | I <sub>D</sub> = 80 A, V <sub>GS</sub> = 10 V  |                        | -    | 6.5                                                                                                                                   | 8.5  | mΩ   |

4. All MOSFETs have same size and on resistance. However, the different values listed due to the different access points available inside the module for on resistance measurement. Q1 has the shortest measurement path in the layout, in this reason, on resistance of Q1 can be used for simple power loss calculation.

#### COMPONENTS

| Symbol                   | Spec                           | Quantity | Size                |
|--------------------------|--------------------------------|----------|---------------------|
| RESISTOR                 | 1.0 Ω                          | 1        | $142 \times 55$ mil |
| CAPACITOR                | 100 V, 0.022 μF                | 1        | 79 	imes 49 mil     |
| CURRENT SENSING RESISTOR | 0.5 mΩ                         | 1        | 250 	imes 120 mil   |
| NTC                      | NCP18XH103F0SRB, 10 k $\Omega$ | 1        | 63 × 32 mil         |

#### **ELECTRICAL CHARACTERISTICS**

 $(T_J = 25^{\circ}C \text{ unless otherwise noted}, \text{ Reference typical characteristics of FDBL86366-F085, TOLL})$ 

| Symbol              | Parameter                     | Test Condit                                 | Test Conditions                                          |   | Тур  | Max | Unit |  |  |
|---------------------|-------------------------------|---------------------------------------------|----------------------------------------------------------|---|------|-----|------|--|--|
| DYNAMIC CH          | OYNAMIC CHARACTERISTICS       |                                             |                                                          |   |      |     |      |  |  |
| C <sub>iss</sub>    | Input Capacitance             |                                             |                                                          | - | 6320 | -   | pF   |  |  |
| C <sub>oss</sub>    | Output Capacitance            | $V_{DS} = 40 \text{ V}, \text{ V}_{GS} = 0$ | V <sub>DS</sub> = 40 V, V <sub>GS</sub> = 0 V, f = 1 MHz |   | 1030 | -   | pF   |  |  |
| C <sub>rss</sub>    | Reverse Transfer Capacitance  |                                             |                                                          |   | 32   | -   | pF   |  |  |
| Rg                  | Gate Resistance               | f = 1 MHz                                   |                                                          | - | 2.1  | -   | Ω    |  |  |
| Q <sub>g(ToT)</sub> | Total Gate Charge             | V <sub>GS</sub> = 0 to 10 V                 |                                                          | - | 86   | 112 | nC   |  |  |
| Q <sub>g(th)</sub>  | Threshold Gate Charge         | V <sub>GS</sub> = 0 to 10 V                 |                                                          | - | 12   | 18  | nC   |  |  |
| Q <sub>gs</sub>     | Gate-to-Source Gate Charge    | V <sub>DD</sub> = 64 V,                     | V <sub>DD</sub> = 64 V,                                  |   | 30   | -   | nC   |  |  |
| Q <sub>gd</sub>     | Gate-to-Drain "Miller" Charge | I <sub>D</sub> = 80 A                       |                                                          | _ | 18   | -   | nC   |  |  |

#### SWITCHING CHARACTERISTICS

| t <sub>on</sub>     | Turn-On Time        | V <sub>DD</sub> = 40 V, I <sub>D</sub> = 80 A,                                                                                   | - | -  | 98 | ns |
|---------------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------|---|----|----|----|
| t <sub>d(on)</sub>  | Turn-On Delay Time  |                                                                                                                                  | - | 30 | -  | ns |
| t <sub>r</sub>      | Turn-On Rise Time   |                                                                                                                                  | - | 34 | -  | ns |
| t <sub>d(off)</sub> | Turn-Off Delay Time | $\label{eq:DD} \begin{array}{l} V_{DD} = 40 \; V, \; I_{D} = 80 \; A, \\ V_{GS} = 10 \; V, \; R_{GEN} = 6 \; \Omega \end{array}$ | - | 40 | -  | ns |
| t <sub>f</sub>      | Turn-Off Fall Time  |                                                                                                                                  | - | 17 | -  | ns |
| t <sub>off</sub>    | Turn-Off Time       | ]                                                                                                                                | - | -  | 86 | ns |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

#### **TYPICAL CHARACTERISTICS**

(Graphs are generated using the die assembled in discrete package for reference purposes only. Datasheet of FDBL86366-F085 is available in the web)



NOTE: Refer to ON Semiconductor Application Notes AN7514 and AN7515.





Figure 5. Forward Diode Characteristics





Figure 4. Transfer Characteristics







Figure 8. R<sub>DS(on)</sub> vs, Gate Voltage

#### TYPICAL CHARACTERISTICS (continued)

(Graphs are generated using the die assembled in discrete package for reference purposes only. Datasheet of FDBL86366-F085 is available in the web)



Figure 9. Normalized R<sub>DS(on)</sub> vs. Junction Temperature







Figure 13. Gate Charge vs. Gate-to-Source Voltage



Figure 10. Normalized Gate Threshold Voltage vs. Temperature







Figure 14. Flatness Measurement Position

#### **MECHANICAL CHARACTERISTICS AND RATINGS**

| Parameter       | Test Conditions                         | Min. | Тур. | Max. | Units |
|-----------------|-----------------------------------------|------|------|------|-------|
| Device Flatness | Refer to the package dimensions         | 0    | -    | 150  | um    |
| Mounting Torque | Mounting screw: M3, recommended 0.7 N•m | 0.4  | -    | 0.8  | N∙m   |
| Weight          |                                         | -    | 20   | _    | g     |



#### 19LD, APM, PDD STD (APM19-CBC) CASE MODCD

ISSUE O

DATE 30 NOV 2016









5.00±0.20

NOTES: UNLESS OTHERWISE SPECIFIED A) THIS PACKAGE DOES NOT COMPLY TO ANY CURRENT PACKAGING STANDARD B) ALL DIMENSIONS ARE IN MILLIMETERS C) DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS

D) ( ) IS REFERENCE

| DOCUMENT NUMBER:                                                                  | 98AON13505G                                                                                 | Electronic versions are uncontrolled except when accessed directly from the Document Repository<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red.                                                                                                                            |                                                       |  |  |  |
|-----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|--|--|--|
| DESCRIPTION: 19LD, APM, PDD STD (APM19-CBC) PAGE 1 C                              |                                                                                             |                                                                                                                                                                                                                                                                                                               |                                                       |  |  |  |
| ON Semiconductor reserves the right<br>the suitability of its products for any pa | to make changes without further notice to an<br>articular purpose, nor does ON Semiconducto | stries, LLC dba ON Semiconductor or its subsidiaries in the United States<br>y products herein. ON Semiconductor makes no warranty, representation<br>r assume any liability arising out of the application or use of any product or<br>icidental damages. ON Semiconductor does not convey any license under | or guarantee regarding<br>r circuit, and specifically |  |  |  |

rights of others.

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and calcular performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

#### TECHNICAL SUPPORT

onsemi Website: www.onsemi.com

Email Requests to: orderlit@onsemi.com

North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative