# MOSFET – Power, Dual, N-Channel with Integrated Schottky, SO8FL ## 30 V, High Side 18 A / Low Side 30 A #### **Features** - Co-Packaged Power Stage Solution to Minimize Board Space - Low Side MOSFET with Integrated Schottky - Minimized Parasitic Inductances - Optimized Devices to Reduce Power Losses - These Devices are Pb-Free, Halogen Free/BFR Free and are RoHS Compliant #### **Applications** - DC-DC Converters - System Voltage Rails - Point of Load ## ON Semiconductor® #### http://onsemi.com | V <sub>(BR)DSS</sub> | R <sub>DS(ON)</sub> MAX | I <sub>D</sub> MAX | |----------------------|-------------------------|--------------------| | Q1 Top FET | 6.5 mΩ @ 10 V | 10 4 | | 30 V | 10 mΩ @ 4.5 V | 18 A | | Q2 Bottom | 2.35 m $\Omega$ @ 10 V | 30 A | | FET<br>30 V | 3.5 mΩ @ 4.5 V | 30 A | ## **PIN CONNECTIONS** #### MARKING DIAGRAM DFN8 CASE 506BX 4901NF = Specific Device Code A = Assembly Location Y = Year W = Work Week ZZ = Lot Traceability #### **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 5 of this data sheet. ## **MAXIMUM RATINGS** ( $T_J = 25^{\circ}C$ unless otherwise stated) | Parameter | | | | Symbol | Value | Unit | |-------------------------------------------------------------------------|--------|------------------------|----|-----------------------------------|-------------|------| | Drain-to-Source Voltage | | | Q1 | V <sub>DSS</sub> | 30 | V | | Drain-to-Source Voltage | | | Q2 | | | | | Gate-to-Source Voltage | | | Q1 | V <sub>GS</sub> | ±20 | V | | Gate-to-Source Voltage | Q2 | | | | | | | Continuous Drain Current R <sub>0JA</sub> (Note 1) | | T <sub>A</sub> = 25°C | Q1 | I <sub>D</sub> | 13.5 | | | | | T <sub>A</sub> = 85°C | | | 9.7 | 1 . | | | | T <sub>A</sub> = 25°C | Q2 | | 23.4 | A | | | | T <sub>A</sub> = 85°C | 1 | | 16.9 | | | Power Dissipation R <sub>0JA</sub> (Note 1) | | T <sub>A</sub> = 25°C | Q1 | P <sub>D</sub> | 1.90 | W | | | | | Q2 | | 2.07 | | | Continuous Drain Current $R_{\theta JA} \le 10 \text{ s (Note 1)}$ | | T <sub>A</sub> = 25°C | Q1 | I <sub>D</sub> | 18.2 | | | | | T <sub>A</sub> = 85°C | 1 | | 13.1 | 1 | | | Steady | T <sub>A</sub> = 25°C | Q2 | | 30.3 | A | | | State | T <sub>A</sub> = 85°C | | | 21.8 | | | Power Dissipation $R_{\theta JA} \le 10 \text{ s (Note 1)}$ | | T <sub>A</sub> = 25°C | Q1 | P <sub>D</sub> | 3.45 | W | | | | | Q2 | | 3.45 | | | Continuous Drain Current R <sub>0JA</sub> (Note 2) | | T <sub>A</sub> = 25°C | Q1 | I <sub>D</sub> | 10.3 | | | | | T <sub>A</sub> = 85°C | 1 | | 7.4 | 1 | | | | T <sub>A</sub> = 25°C | Q2 | | 17.9 | A | | | | T <sub>A</sub> = 85°C | | | 12.9 | | | Power Dissipation R <sub>0JA</sub> (Note 2) | | T <sub>A</sub> = 25 °C | Q1 | P <sub>D</sub> | 1.10 | W | | | | | Q2 | | 1.20 | | | Pulsed Drain Current | | T <sub>A</sub> = 25°C | Q1 | I <sub>DM</sub> | 60 | Α | | | | t <sub>p</sub> = 10 μs | Q2 | | 100 | | | Operating Junction and Storage Temperature | | | Q1 | T <sub>J</sub> , T <sub>STG</sub> | -55 to +150 | °C | | | | | Q2 | | | | | Source Current (Body Diode) | | | Q1 | I <sub>S</sub> | 3.4 | Α | | | | | Q2 | | 4.9 | 1 | | Drain to Source dV/dt | | | • | dV/dt | 6 | V/ns | | Single Pulse Drain-to-Source Avalanche Energy (T | | 24 A | Q1 | EAS | 28.8 | mJ | | = 50 V, $V_{GS}$ = 10 V, $I_L$ = XX $A_{pk}$ , $L$ = 0.1 mH, $R_G$ = 28 | 5 Ω) | 48 A | Q2 | EAS | 115 | 1 | | Lead Temperature for Soldering Purposes (1/8" from case for 10 s) | | | | T <sub>L</sub> | 260 | °C | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. <sup>1.</sup> Surface-mounted on FR4 board using 1 sq-in pad, 2 oz Cu. <sup>2.</sup> Surface-mounted on FR4 board using the minimum recommended pad size of 100 $\mbox{mm}^2.$ ## THERMAL RESISTANCE MAXIMUM RATINGS | Parameter | FET | Symbol | Value | Unit | |---------------------------------------------|-----|-----------------|-------|------| | Junction-to-Ambient - Steady State (Note 3) | Q1 | $R_{\theta JA}$ | 65.9 | | | | Q2 | | 60.5 | | | Junction-to-Ambient - Steady State (Note 4) | Q1 | $R_{\thetaJA}$ | 113.2 | 0000 | | | Q2 | | 104 | °C/W | | Junction-to-Ambient – (t ≤ 10 s) (Note 3) | Q1 | $R_{\thetaJA}$ | 36.2 | | | | Q2 | | 36.2 | | ## **ELECTRICAL CHARACTERISTICS** (T<sub>1</sub> = 25°C unless otherwise specified) | Parameter | FET | Symbol | Test Co | ondition | Min | Тур | Max | Unit | |-------------------------------------------------------------------|-------|----------------------|--------------------------------------------------|-----------------------------------------------|-----|-----|------|------------| | OFF CHARACTERISTICS | • | | | | | | | - | | Drain-to-Source Break-<br>down Voltage | Q1 | V <sub>(BR)DSS</sub> | V <sub>GS</sub> = 0 V, | $V_{GS} = 0 \text{ V}, I_D = 250 \mu\text{A}$ | | | | V | | | Q2 | | V <sub>GS</sub> = 0 V <sub>3</sub> | I <sub>D</sub> = 1 mA | 30 | | | 1 | | Drain-to-Source Break-<br>down Voltage Temperature<br>Coefficient | Q1 | V <sub>(BR)DSS</sub> | | | | 18 | | mV /<br>°C | | | Q2 | / I J | | | | 15 | | | | Zero Gate Voltage Drain | Q1 | I <sub>DSS</sub> | V <sub>GS</sub> = 0 V, | T <sub>J</sub> = 25°C | | | 1 | μΑ | | Current | | | $V_{DS} = 24 \text{ V}$ | T <sub>J</sub> = 125°C | | | 10 | | | | Q2 | | V <sub>GS</sub> = 0 V,<br>V <sub>DS</sub> = 24 V | T <sub>J</sub> = 25°C | | | 500 | | | Gate-to-Source Leakage | Q1 | I <sub>GSS</sub> | V <sub>GS</sub> = 0 V, VDS = ±20 V | | | | ±100 | nA | | Current | Q2 | | | | | | ±100 | 1 | | ON CHARACTERISTICS (No | te 5) | | | | | | | | | Gate Threshold Voltage | Q1 | V <sub>GS(TH)</sub> | $V_{GS} = V_{DS}$ , | I <sub>D</sub> = 250 μA | 1.2 | | 2.2 | V | | | | 1 | | | 4.0 | | | 1 | | Gate Threshold Voltage | Q1 | V <sub>GS(TH)</sub> | $V_{GS} = V_{DS}$ | I <sub>D</sub> = 250 μA | 1.2 | | 2.2 | V | |--------------------------------------------|----|-----------------------------------------|-------------------------|--------------------------|-----|-----|------|------------| | | Q2 | | | | 1.2 | | 2.2 | | | Negative Threshold Temperature Coefficient | Q1 | V <sub>GS(TH)</sub> /<br>T <sub>J</sub> | | | | 4.5 | | mV /<br>°C | | ature Coefficient | Q2 | IJ | | | | 4.0 | | -0 | | Drain-to-Source On Resist- | Q1 | R <sub>DS(on)</sub> | V <sub>GS</sub> = 10 V | I <sub>D</sub> = 10 A | | 5.2 | 6.5 | | | ance | | | V <sub>GS</sub> = 4.5 V | I <sub>D</sub> = 10 A | | 8.0 | 10 | <b>~</b> 0 | | | Q2 | | V <sub>GS</sub> = 10 V | I <sub>D</sub> = 20 A | | 1.9 | 2.35 | mΩ | | | | | V <sub>GS</sub> = 4.5 V | I <sub>D</sub> = 20 A | | 2.8 | 3.5 | | | Forward Transconductance | Q1 | 9FS | V <sub>DS</sub> = 1.5 \ | V, I <sub>D</sub> = 10 A | | 28 | | S | | | Q2 | | | | | 45 | | | <sup>3.</sup> Surface-mounted on FR4 board using 1 sq-in pad, 2 oz Cu. 4. Surface-mounted on FR4 board using the minimum recommended pad size of 100 mm². <sup>5.</sup> Pulse Test: pulse width $\leq$ 300 $\mu$ s, duty cycle $\leq$ 2%. 6. Switching characteristics are independent of operating junction temperatures. ## **ELECTRICAL CHARACTERISTICS** ( $T_J = 25^{\circ}C$ unless otherwise specified) | Parameter | FET | Symbol | Test Condition | Min | Тур | Max | Unit | | |--------------------------------------------------------------------------------------|-------------------|-------------------------|---------------------------------------------------------------------------------|-----|------|-----|---------|--| | CHARGES, CAPACITANCE | S & GATE | RESISTANC | E | • | • | | | | | | Q1 | | | | 1150 | | | | | Input Capacitance | Q2 | C <sub>ISS</sub> | C <sub>ISS</sub> | | 2950 | | | | | Output Capacitance | Q1 | _ | | | 360 | | 1 _ | | | Output Capacitance | Q2 | C <sub>OSS</sub> | $V_{GS} = 0 \text{ V, f} = 1 \text{ MHz, V}_{DS} = 15 \text{ V}$ | | 1100 | | pF | | | | Q1 | _ | | | 105 | | 1 | | | Reverse Capacitance | Q2 | C <sub>RSS</sub> | | | 82 | | | | | T. 10 1 01 | Q1 | | | | 9.7 | | | | | Total Gate Charge | Q2 | $Q_{G(TOT)}$ | | | 20 | | | | | reshold Gate Charge | Q1 | | | | 1.1 | | | | | Threshold Gate Charge | Q2 | Q <sub>G(TH)</sub> | ., | | 2.7 | | nC | | | 0.1.1.0.01 | Q1 | | $V_{GS} = 4.5 \text{ V}, V_{DS} = 15 \text{ V}; I_D = 10 \text{ A}$ | | 3.3 | | | | | Gate-to-Source Charge | Q2 | $Q_{GS}$ | | | 7.3 | | | | | | Q1 | | | | 3.7 | | | | | Gate-to-Drain Charge | Q2 | $Q_{GD}$ | | | 5.3 | | | | | Total Gate Charge | Q1 | | | | 19.1 | | nC | | | | Q2 | Q <sub>G(TOT)</sub> | $Q_{G(TOT)}$ $V_{GS} = 10 \text{ V}, V_{DS} = 15 \text{ V}; I_D = 10 \text{ A}$ | | 42.7 | | | | | SWITCHING CHARACTERIS | STICS (No | te 6) | | | | | | | | T O. D.L. T | Q1 | | | | 9.0 | | | | | Turn-On Delay Time | Q2 | t <sub>d(ON)</sub> | | | 14 | | 1 | | | Dia a Tima | Q1 | | | | 15 | | 1 | | | Rise Time | Q2 | t <sub>r</sub> | $V_{GS} = 4.5 \text{ V}, V_{DS} = 15 \text{ V},$ | | 16 | | | | | T Of Delevi Time | Q1 | | $I_D = 10 \text{ A}, R_G = 3.0 \Omega$ | | 14 | | ns<br>- | | | Turn-Off Delay Time | Q2 | t <sub>d(OFF)</sub> | | | 25 | | | | | Fall Time | Q1 | | | | 4.0 | | | | | Fall Time | Q2 | t <sub>f</sub> | | | 7.0 | | 1 | | | SWITCHING CHARACTERIS | STICS (No | te 6) | | | | | | | | T O. D.I. T | Q1 | | | | 6.0 | | | | | Turn-On Delay Time Q2 Rise Time Q1 Q2 Q2 | Q2 | t <sub>d(ON)</sub> | | | 10 | | 1 | | | | Q1 | | | | 14 | | 1 | | | | t <sub>r</sub> | Ves = 10 V. Vps = 15 V. | | 15 | | | | | | T O"Dala Tana | Q1 | | $V_{GS}$ = 10 V, $V_{DS}$ = 15 V,<br>$I_D$ = 10 A, $R_G$ = 3.0 $\Omega$ | | 17 | | ns | | | Turn-Off Delay Time | Q2 | t <sub>d(OFF)</sub> | | | 32 | | 1 | | | | Q1 | | | | 3.0 | | 1 | | | Fall Time | Q2 t <sub>f</sub> | | | 5.0 | | 1 | | | <sup>5.</sup> Pulse Test: pulse width ≤ 300 μs, duty cycle ≤ 2%. 6. Switching characteristics are independent of operating junction temperatures. ## **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = 25°C unless otherwise specified) | Parameter | FET | Symbol | Test Co | ondition | Min | Тур | Max | Unit | |-------------------------|--------|-----------------|-----------------------------------------|----------------------------------------------------------------|-----|-------|------|------| | DRAIN-SOURCE DIODE CH | ARACTE | RISTICS | | | | | • | | | | 0.4 | | V <sub>GS</sub> = 0 V, | T <sub>J</sub> = 25°C | | 0.75 | 1.0 | | | Farmend Vallage | Q1 | V | $V_{GS} = 0 V$ ,<br>$I_S = 3 A$ | T <sub>J</sub> = 125°C | | 0.62 | | ., | | Forward Voltage | Q2 | $V_{SD}$ | V <sub>GS</sub> = 0 V, | T <sub>J</sub> = 25°C | | 0.45 | 0.70 | V | | | Q2 | | $V_{GS} = 0 V$ ,<br>$I_S = 2 A$ | T <sub>J</sub> = 125°C | | 0.37 | | | | D | Q1 | | | • | | 23 | | | | Reverse Recovery Time | Q2 | t <sub>RR</sub> | | | | 40 | | | | Charge Time | Q1 | 1- | 1 | | | 12 | | | | | Q2 | - ta | | | | 21 | | ns | | Discharge Time | Q1 | 11. | $V_{GS} = 0 \text{ V, } a_{IS}/a_{t} =$ | $V, d_{IS}/d_t = 100 \text{ A/}\mu\text{s}, I_S = 3 \text{ A}$ | | 11 | | | | | Q2 | tb | | | 19 | | | | | D D Ol | Q1 | | 1 | | | 12 | | | | Reverse Recovery Charge | Q2 | $Q_{RR}$ | | | 40 | | nC | | | PACKAGE PARASITIC VALU | ES | | | | | | | | | On the last of the con- | Q1 | | | | | 0.38 | | | | Source Inductance | Q2 | L <sub>S</sub> | | | | 0.65 | | nH | | B : 1 1 . | Q1 | | | | | 0.054 | | | | Drain Inductance | Q2 | L <sub>D</sub> | | | | 0.007 | | nH | | Gate Inductance | Q1 | | I <sub>A</sub> = | T <sub>A</sub> = 25°C | | 1.5 | | T | | | Q2 | L <sub>G</sub> | | | | 1.5 | | nH | | Oala Basislana | Q1 | | 1 | | | 0.8 | | | | Gate Resistance | Q2 | R <sub>G</sub> | | | | 0.8 | | Ω | #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |----------------|-------------------|-----------------------| | NTMFD4901NFT1G | DFN8<br>(Pb-Free) | 1500 / Tape & Reel | | NTMFD4901NFT3G | DFN8<br>(Pb-Free) | 5000 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. <sup>5.</sup> Pulse Test: pulse width $\leq$ 300 $\mu$ s, duty cycle $\leq$ 2%. 6. Switching characteristics are independent of operating junction temperatures. #### **TYPICAL CHARACTERISTICS - Q1** Figure 6. Drain-to-Source Leakage Current vs. Voltage Figure 5. On-Resistance Variation with **Temperature** #### **TYPICAL CHARACTERISTICS - Q1** 1 0.0 0.1 0.2 0.3 $\label{eq:RG} \textbf{R}_{\textbf{G}}, \, \textbf{GATE} \, \, \textbf{RESISTANCE} \, \, (\Omega)$ Figure 9. Resistive Switching Time Variation vs. Gate Resistance 10 1 $\label{eq:VSD} V_{SD}, \text{SOURCE-TO-DRAIN VOLTAGE (V)}$ Figure 10. Diode Forward Voltage vs. Current 0.5 0.6 0.7 8.0 0.4 100 Figure 11. Maximum Rated Forward Biased Safe Operating Area ## **TYPICAL CHARACTERISTICS - Q1** Figure 12. Thermal Response #### **TYPICAL CHARACTERISTICS - Q2** Figure 18. Drain-to-Source Leakage Current vs. Voltage Figure 17. On-Resistance Variation with **Temperature** #### **TYPICAL CHARACTERISTICS - Q2** Figure 19. Capacitance Variation Figure 20. Gate-to-Source and Drain-to-Source Voltage vs. Total Charge Figure 21. Resistive Switching Time Variation vs. Gate Resistance Figure 22. Diode Forward Voltage vs. Current Figure 23. Maximum Rated Forward Biased **Safe Operating Area** ## **TYPICAL CHARACTERISTICS - Q2** Figure 24. Thermal Response \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. | ŀ | | | AG (SO8FL-DUAL-ASYMMETRICAL) | PAGE 1 OF 1 | | |---|------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | ı | DOCUMENT NUMBER: | 98AON54291E | Electronic versions are uncontrolled except when accessed directly from<br>Printed versions are uncontrolled except when stamped "CONTROLLED of the controlled except when stamped "CONTROLLED of the controlled except when stamped "CONTROLLED of the controlled except when accessed directly from stamped "CONTROLLED of the controlled except when accessed directly from the controlled except when wh | | | ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### ADDITIONAL INFORMATION TECHNICAL PUBLICATIONS: $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales